**3GPP TSG RAN WG1 Meeting #107-e R1-21xxxxx**

**e-Meeting, Nov 11th – Nov 19th, 2021**

**Agenda Item: 6**

**Source: Moderator (Nordic Semiconductor ASA)**

**Title: Moderator summary on 107-e-LTE-6CRs-02**

**Document for: Discussion and Decision**

# Introduction

This documents provides the summary of discussions on the corresponding email discussion, regarding the proposed CR in [1].

[107-e-LTE-6CRs-02] Email discussion/approval on Fallback DCI for eMTC – Karol (Nordic)

* Discussion and decision on CR by 11/17, final check by 11/19

# Discussion

In [1], a correction to the DCI Format 6-0A is proposed due to the following reason:

|  |  |
| --- | --- |
| ***Reason for change:*** | Clarify that all UE-specific RRC-configured UL DCI format fields are only present in USS. |
|  |  |
| ***Summary of change:*** | Add the clarification “and the DCI is mapped onto the UE-specific search space given by the C-RNTI as defined in [3]” to Resource block assignment DCI field in 6-0A. |
|  |  |
| ***Consequences if not approved:*** | Size of CSS fallback DCI changes with RRC configuration. |

The proposed change is as following:

##### 5.3.3.1.10 Format 6-0A

DCI format 6-0A is used for the scheduling of PUSCH in one UL cell, and for the indication of ACK feedback.

The following information is transmitted by means of the DCI format 6-0A:

- Flag format 6-0A/format 6-1A differentiation – 1 bit, where value 0 indicates format 6-0A and value 1 indicates format 6-1A

- Frequency hopping flag – 1 bit, where value 0 indicates frequency hopping is not enabled and value 1 indicates frequency hopping is enabled as defined in clause 5.3.4 of [2]

- Number of resource units – 2 bits, where value '00' indicates the format 6-0A DCI uses PRB resource allocation, otherwise the DCI format 6-0A uses sub-PRB resource allocation as defined in clause 8.1.6 of [3]. This field is present when *ce-PUSCH-SubPRB-Config* is configured by higher layers and the DCI is mapped onto the UE-specific search space given by C-RNTI as defined in [3]

- Resource block assignment –

- If the format 6-0A DCI uses sub-PRB resource allocation and the DCI is mapped onto the UE-specific

search space given by C-RNTI as defined in [3]:

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6r///9gBwAASgQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApsDBQAAABMCUAI9BhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2vg8KbHAgaADA8BgA2JQxdoABNXbELmbNBAAAAC0BAQAIAAAAMgrdA90GAQAAAPp5CAAAADIKrQLdBgEAAAD6eQgAAAAyCjEE3QYBAAAA+nkIAAAAMgp9Ad0GAQAAAPl5CAAAADIK3QNAAAEAAADqeQgAAAAyCq0CQAABAAAA6nkIAAAAMgoxBEAAAQAAAOp5CAAAADIKfQFAAAEAAADpeQgAAAAyCtoDUQYBAAAA+nkIAAAAMgrNAlEGAQAAAPp5CAAAADIKEQRRBgEAAAD7eQgAAAAyCp0BUQYBAAAA+nkIAAAAMgraAxQDAQAAAOp5CAAAADIKzQIUAwEAAADqeQgAAAAyChEEFAMBAAAA63kIAAAAMgqdARQDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuAMDwGADYlDF2gAE1dsQuZs0EAAAALQECAAQAAADwAQEACAAAADIKmgOfBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgDA8BgA2JQxdoABNXbELmbNBAAAAC0BAQAEAAAA8AECAAgAAAAyCkEB1QQCAAAAVUwIAAAAMgohArcEAgAAAFJCCAAAADIK8AJwAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgDA8BgA2JQxdoABNXbELmbNBAAAAC0BAgAEAAAA8AEBAAgAAAAyCtEBxQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQDNxC5mzQAACgA4AIoBAAAAAAEAAADY8hgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==)+6 bits for PUSCH as defined in [3]

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6X///9gBwAARQQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApMDBQAAABMCUAItBhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2sSoKjbAfaAAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAIAAAAMgriA80GAQAAAPp5CAAAADIKsgLNBgEAAAD6eQgAAAAyCiwEzQYBAAAA+nkIAAAAMgqCAc0GAQAAAPl5CAAAADIK4gNAAAEAAADqeQgAAAAyCrICQAABAAAA6nkIAAAAMgosBEAAAQAAAOp5CAAAADIKggFAAAEAAADpeQgAAAAyCtUDQQYBAAAA+nkIAAAAMgrSAkEGAQAAAPp5CAAAADIKDARBBgEAAAD7eQgAAAAyCqIBQQYBAAAA+nkIAAAAMgrVAwwDAQAAAOp5CAAAADIK0gIMAwEAAADqeQgAAAAyCgwEDAMBAAAA63kIAAAAMgqiAQwDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuABjxGADYlDF2gAE1dp8mZrgEAAAALQECAAQAAADwAQEACAAAADIKmQOTBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAEAAAA8AECAAgAAAAyCkYBygQCAAAAVUwIAAAAMgomAqwEAgAAAFJCCAAAADIK8AJsAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAgAEAAAA8AEBAAgAAAAyCtYBvQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQC4nyZmuAAACgA4AIoBAAAAAAEAAAAw8xgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==) MSB bits provide the narrowband index as defined in clause 5.2.4 of [2]

- 6 bits provide the resource allocation within the indicated narrowband using UL resource allocation type 5 as defined in clause 8.1.6 of [3]

- Else if the DCI is mapped onto the UE-specific search space given by C-RNTI as defined in [3] and flexible starting PRB for PUSCH resource allocation is enabled by higher layers with ![](data:image/x-wmf;base64,183GmgAAAAAAAOACIAICCQAAAADTXgEACQAAA9EAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCIALgAhIAAAAmBg8AGgD/////AAAQAAAAwP///7v///+gAgAA2wEAAAsAAAAmBg8ADABNYXRoVHlwZQAAUAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3tw5mJwQAAAAtAQAACAAAADIK8ABlAQIAAABVTAgAAAAyCtABRwECAAAAUkIcAAAA+wLA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3tw5mJwQAAAAtAQEABAAAAPABAAAIAAAAMgqAAUoAAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAAAECAiJTeXN0ZW0AJ7cOZicAAAoAIQCKAQAAAAAAAAAAvPMSAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) equal to ![](data:image/x-wmf;base64,183GmgAAAAAAAOACIAICCQAAAADTXgEACQAAA9EAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCIALgAhIAAAAmBg8AGgD/////AAAQAAAAwP///7v///+gAgAA2wEAAAsAAAAmBg8ADABNYXRoVHlwZQAAUAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3QQVmggQAAAAtAQAACAAAADIK8ABiAQIAAABETAgAAAAyCtABRwECAAAAUkIcAAAA+wLA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3QQVmggQAAAAtAQEABAAAAPABAAAIAAAAMgqAAUoAAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAAAECAiJTeXN0ZW0AgkEFZoIAAAoAIQCKAQAAAAAAAAAAvPMSAAQAAAAtAQAABAAAAPABAQADAAAAAAA=), bits for FDD PUSCH and bits for TDD PUSCH provide the resource allocation using UL resource allocation type 0 as defined in clause 8.1.1 of [3]

- Otherwise,![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6r///9gBwAASgQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApsDBQAAABMCUAI9BhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2vg8KbHAgaADA8BgA2JQxdoABNXbELmbNBAAAAC0BAQAIAAAAMgrdA90GAQAAAPp5CAAAADIKrQLdBgEAAAD6eQgAAAAyCjEE3QYBAAAA+nkIAAAAMgp9Ad0GAQAAAPl5CAAAADIK3QNAAAEAAADqeQgAAAAyCq0CQAABAAAA6nkIAAAAMgoxBEAAAQAAAOp5CAAAADIKfQFAAAEAAADpeQgAAAAyCtoDUQYBAAAA+nkIAAAAMgrNAlEGAQAAAPp5CAAAADIKEQRRBgEAAAD7eQgAAAAyCp0BUQYBAAAA+nkIAAAAMgraAxQDAQAAAOp5CAAAADIKzQIUAwEAAADqeQgAAAAyChEEFAMBAAAA63kIAAAAMgqdARQDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuAMDwGADYlDF2gAE1dsQuZs0EAAAALQECAAQAAADwAQEACAAAADIKmgOfBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgDA8BgA2JQxdoABNXbELmbNBAAAAC0BAQAEAAAA8AECAAgAAAAyCkEB1QQCAAAAVUwIAAAAMgohArcEAgAAAFJCCAAAADIK8AJwAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgDA8BgA2JQxdoABNXbELmbNBAAAAC0BAgAEAAAA8AEBAAgAAAAyCtEBxQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQDNxC5mzQAACgA4AIoBAAAAAAEAAADY8hgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==)+5 bits for PUSCH as defined in [3]:

- If the 5 LSB bits indicate a value not larger than 20

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6X///9gBwAARQQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApMDBQAAABMCUAItBhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2sSoKjbAfaAAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAIAAAAMgriA80GAQAAAPp5CAAAADIKsgLNBgEAAAD6eQgAAAAyCiwEzQYBAAAA+nkIAAAAMgqCAc0GAQAAAPl5CAAAADIK4gNAAAEAAADqeQgAAAAyCrICQAABAAAA6nkIAAAAMgosBEAAAQAAAOp5CAAAADIKggFAAAEAAADpeQgAAAAyCtUDQQYBAAAA+nkIAAAAMgrSAkEGAQAAAPp5CAAAADIKDARBBgEAAAD7eQgAAAAyCqIBQQYBAAAA+nkIAAAAMgrVAwwDAQAAAOp5CAAAADIK0gIMAwEAAADqeQgAAAAyCgwEDAMBAAAA63kIAAAAMgqiAQwDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuABjxGADYlDF2gAE1dp8mZrgEAAAALQECAAQAAADwAQEACAAAADIKmQOTBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAEAAAA8AECAAgAAAAyCkYBygQCAAAAVUwIAAAAMgomAqwEAgAAAFJCCAAAADIK8AJsAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAgAEAAAA8AEBAAgAAAAyCtYBvQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQC4nyZmuAAACgA4AIoBAAAAAAEAAAAw8xgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==) MSB bits provide the narrowband index as defined in clause 5.2.4 of [2]

- 5 bits provide the resource allocation using UL resource allocation type 0 within the indicated narrowband

- Otherwise,

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6X///9gBwAARQQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApMDBQAAABMCUAItBhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2sSoKjbAfaAAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAIAAAAMgriA80GAQAAAPp5CAAAADIKsgLNBgEAAAD6eQgAAAAyCiwEzQYBAAAA+nkIAAAAMgqCAc0GAQAAAPl5CAAAADIK4gNAAAEAAADqeQgAAAAyCrICQAABAAAA6nkIAAAAMgosBEAAAQAAAOp5CAAAADIKggFAAAEAAADpeQgAAAAyCtUDQQYBAAAA+nkIAAAAMgrSAkEGAQAAAPp5CAAAADIKDARBBgEAAAD7eQgAAAAyCqIBQQYBAAAA+nkIAAAAMgrVAwwDAQAAAOp5CAAAADIK0gIMAwEAAADqeQgAAAAyCgwEDAMBAAAA63kIAAAAMgqiAQwDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuABjxGADYlDF2gAE1dp8mZrgEAAAALQECAAQAAADwAQEACAAAADIKmQOTBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAEAAAA8AECAAgAAAAyCkYBygQCAAAAVUwIAAAAMgomAqwEAgAAAFJCCAAAADIK8AJsAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAgAEAAAA8AEBAAgAAAAyCtYBvQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQC4nyZmuAAACgA4AIoBAAAAAAEAAAAw8xgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==)+5 bits provide the resource allocation using UL resource allocation type 4 as defined in clause 8.1.5 of[ 3]

<remaining parts of clause have been omitted >

## First round of discussion

According to moderator calculations, the number of bits needed for resource block assignment in DCI Format 6-0A are as shown in the Table 1 below:

**Table 1:** Number of bits of ”Resource block assigment ” -field in DCI Format 6-0A

|  |  |  |
| --- | --- | --- |
| System bandwidth | N of bits of RA w/o flex PRB | N of bits of RA w flex PRB for FDD |
| 1.4 MHz | 5 | 6 |
| 3 MHz | 6 | 7 |
| 5 MHz | 7 | 8 |
| 10 MHz | 8 | 9 |
| 15 MHz | 9 | 9 |
| 20 MHz | 9 | 10 |

**Q1**: Is it clear in current specification that when *ce-PUSCH-SubPRB-Config* is not configured by higher layers then the DCI format 6-0A in CSS follows Resource block assignment

Otherwise,![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6r///9gBwAASgQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApsDBQAAABMCUAI9BhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2vg8KbHAgaADA8BgA2JQxdoABNXbELmbNBAAAAC0BAQAIAAAAMgrdA90GAQAAAPp5CAAAADIKrQLdBgEAAAD6eQgAAAAyCjEE3QYBAAAA+nkIAAAAMgp9Ad0GAQAAAPl5CAAAADIK3QNAAAEAAADqeQgAAAAyCq0CQAABAAAA6nkIAAAAMgoxBEAAAQAAAOp5CAAAADIKfQFAAAEAAADpeQgAAAAyCtoDUQYBAAAA+nkIAAAAMgrNAlEGAQAAAPp5CAAAADIKEQRRBgEAAAD7eQgAAAAyCp0BUQYBAAAA+nkIAAAAMgraAxQDAQAAAOp5CAAAADIKzQIUAwEAAADqeQgAAAAyChEEFAMBAAAA63kIAAAAMgqdARQDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuAMDwGADYlDF2gAE1dsQuZs0EAAAALQECAAQAAADwAQEACAAAADIKmgOfBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgDA8BgA2JQxdoABNXbELmbNBAAAAC0BAQAEAAAA8AECAAgAAAAyCkEB1QQCAAAAVUwIAAAAMgohArcEAgAAAFJCCAAAADIK8AJwAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgDA8BgA2JQxdoABNXbELmbNBAAAAC0BAgAEAAAA8AEBAAgAAAAyCtEBxQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQDNxC5mzQAACgA4AIoBAAAAAAEAAADY8hgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==)+5 bits for PUSCH as defined in [3]:

- If the 5 LSB bits indicate a value not larger than 20

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6X///9gBwAARQQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApMDBQAAABMCUAItBhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2sSoKjbAfaAAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAIAAAAMgriA80GAQAAAPp5CAAAADIKsgLNBgEAAAD6eQgAAAAyCiwEzQYBAAAA+nkIAAAAMgqCAc0GAQAAAPl5CAAAADIK4gNAAAEAAADqeQgAAAAyCrICQAABAAAA6nkIAAAAMgosBEAAAQAAAOp5CAAAADIKggFAAAEAAADpeQgAAAAyCtUDQQYBAAAA+nkIAAAAMgrSAkEGAQAAAPp5CAAAADIKDARBBgEAAAD7eQgAAAAyCqIBQQYBAAAA+nkIAAAAMgrVAwwDAQAAAOp5CAAAADIK0gIMAwEAAADqeQgAAAAyCgwEDAMBAAAA63kIAAAAMgqiAQwDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuABjxGADYlDF2gAE1dp8mZrgEAAAALQECAAQAAADwAQEACAAAADIKmQOTBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAEAAAA8AECAAgAAAAyCkYBygQCAAAAVUwIAAAAMgomAqwEAgAAAFJCCAAAADIK8AJsAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAgAEAAAA8AEBAAgAAAAyCtYBvQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQC4nyZmuAAACgA4AIoBAAAAAAEAAAAw8xgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==) MSB bits provide the narrowband index as defined in clause 5.2.4 of [2]

- 5 bits provide the resource allocation using UL resource allocation type 0 within the indicated narrowband

- Otherwise,

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKAHoAQBCQAAAAAQXQEACQAAA8gBAAADABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCoASgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6X///9gBwAARQQAAAsAAAAmBg8ADABNYXRoVHlwZQAAAAEIAAAA+gIAABAAAAAAAAAABAAAAC0BAAAFAAAAFAJQApMDBQAAABMCUAItBhwAAAD7AsD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2sSoKjbAfaAAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAIAAAAMgriA80GAQAAAPp5CAAAADIKsgLNBgEAAAD6eQgAAAAyCiwEzQYBAAAA+nkIAAAAMgqCAc0GAQAAAPl5CAAAADIK4gNAAAEAAADqeQgAAAAyCrICQAABAAAA6nkIAAAAMgosBEAAAQAAAOp5CAAAADIKggFAAAEAAADpeQgAAAAyCtUDQQYBAAAA+nkIAAAAMgrSAkEGAQAAAPp5CAAAADIKDARBBgEAAAD7eQgAAAAyCqIBQQYBAAAA+nkIAAAAMgrVAwwDAQAAAOp5CAAAADIK0gIMAwEAAADqeQgAAAAyCgwEDAMBAAAA63kIAAAAMgqiAQwDAQAAAOp5HAAAAPsCwP4AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuABjxGADYlDF2gAE1dp8mZrgEAAAALQECAAQAAADwAQEACAAAADIKmQOTBAEAAAA2eQkAAAAyCqACvQADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAQAEAAAA8AECAAgAAAAyCkYBygQCAAAAVUwIAAAAMgomAqwEAgAAAFJCCAAAADIK8AJsAgEAAAAyQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgAY8RgA2JQxdoABNXafJma4BAAAAC0BAgAEAAAA8AEBAAgAAAAyCtYBvQMBAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQC4nyZmuAAACgA4AIoBAAAAAAEAAAAw8xgABAAAAC0BAQAEAAAA8AECAAMAAAAAAA==)+5 bits provide the resource allocation using UL resource allocation type 4 as defined in clause 8.1.5 of[ 3]

|  |  |
| --- | --- |
| Companies | Comments |
| Ericsson | The current specification says that the Resource block assignment follows the “Otherwise” case unless “sub-PRB allocation is used” or “flexible starting PRB is enabled”. Whether “sub-PRB allocation is used” or not depends on the value of the ‘Number of resource units’ field. Perhaps the text is clear enough already, although we might be open to a further clarification of the text. |
| Qualcomm | No.  If sub-PRB is not configured, then the 1st “IF” will be false (uses sub-PRB resource allocation), but the next IF (“flexible starting PRB for PUSCH resource allocation is enabled by higher layers”) may still be true.  In summary, we think the 1st change is not needed, but the 2nd one is. |
| Nokia, NSB | Agree with Qualcomm, 1st change doesn’t appear to be needed, but 2nd one is. |
| Ericsson2 | Clarification of my comment above: I assumed that Q1 concerns the sub-PRB allocation part only, not the flexible starting PRB part so my comment above that the current text may be clear enough only concerned the sub-PRB allocation part of the text. For the flexible starting PRB part, see my replies to Q2 and Q3 below.  In short, we agree with the above comments from Qualcomm and Nokia. |
| Lenovo, MotoM | Yes, we agree the DCI format 6-0A in CSS should follow “otherwise” branch above. So the first change is not needed (have been excluded in “Number of resource units” field text) and the second one is needed as QC and Nokia. |
| Huawei, HiSilicon | Share similar view with other companies that the change for sub-PRB resource allocation is not needed. |

**Q2:** Is it a common understanding, that according to current specification, when flexible starting PRB for PUSCH resource allocation is enabled by higher layers the DCI format 6-0A in CSS will change its size and/or its interpretation (as in Table 1)?

|  |  |
| --- | --- |
| Companies | Comments |
| Ericsson | Yes, it seems so. |
| Qualcomm | Yes |
| Nokia, NSB | Yes |
| Lenovo, MotoM | Yes |
| Huawei, HiSilicon | Yes |

**Q3:** Do you agree that size and/or interpretation of DCI format 6-0A in CSS should not depend on UE-specific RRC configuration? If yes, also please indicate whether below change is acceptable?

Else if the DCI is mapped onto the UE-specific search space given by C-RNTI as defined in [3] and flexible starting PRB for PUSCH resource allocation is enabled by higher layers with ![](data:image/x-wmf;base64,183GmgAAAAAAAOACIAICCQAAAADTXgEACQAAA9EAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCIALgAhIAAAAmBg8AGgD/////AAAQAAAAwP///7v///+gAgAA2wEAAAsAAAAmBg8ADABNYXRoVHlwZQAAUAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3tw5mJwQAAAAtAQAACAAAADIK8ABlAQIAAABVTAgAAAAyCtABRwECAAAAUkIcAAAA+wLA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3tw5mJwQAAAAtAQEABAAAAPABAAAIAAAAMgqAAUoAAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAAAECAiJTeXN0ZW0AJ7cOZicAAAoAIQCKAQAAAAAAAAAAvPMSAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) equal to ![](data:image/x-wmf;base64,183GmgAAAAAAAOACIAICCQAAAADTXgEACQAAA9EAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCIALgAhIAAAAmBg8AGgD/////AAAQAAAAwP///7v///+gAgAA2wEAAAsAAAAmBg8ADABNYXRoVHlwZQAAUAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3QQVmggQAAAAtAQAACAAAADIK8ABiAQIAAABETAgAAAAyCtABRwECAAAAUkIcAAAA+wLA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AiKnzd5Gp83cgMPV3QQVmggQAAAAtAQEABAAAAPABAAAIAAAAMgqAAUoAAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAAAECAiJTeXN0ZW0AgkEFZoIAAAoAIQCKAQAAAAAAAAAAvPMSAAQAAAAtAQAABAAAAPABAQADAAAAAAA=), bits for FDD PUSCH and bits for TDD PUSCH provide the resource allocation using UL resource allocation type 0 as defined in clause 8.1.1 of [3]

|  |  |
| --- | --- |
| Companies | Comments |
| Ericsson | Yes, it seems reasonable to us that the size is always given by the “Otherwise” case for CSS. This seems to be in line with what we have typically agreed for other features that modify the DCI size. The earlier agreements for this feature (see e.g. the RAN1/2/3/4 agreements in [R1-1807971](http://www.3gpp.org/ftp/tsg_ran/WG1_RL1/TSGR1_93/Docs/R1-1807971.zip), the L1 parameters in [R1-1807861](http://www.3gpp.org/ftp/tsg_ran/WG1_RL1/TSGR1_93/Docs/R1-1807861.zip), and the WI summary in [RP-182592](http://www.3gpp.org/ftp/TSG_RAN/TSG_RAN/TSGR_82/Docs/RP-182592.zip)) don’t seem to say anything about CSS. But this sort of thing has often been fixed with maintenance CRs long after the WI ended.  Regarding the text proposal, perhaps the following would be more readable:  Else if flexible starting PRB for PUSCH resource allocation is enabled by higher layers with  equal to  and the DCI is mapped onto the UE-specific search space given by C-RNTI as defined in [3], bits for FDD PUSCH and bits for TDD PUSCH provide the resource allocation using UL resource allocation type 0 as defined in clause 8.1.1 of [3]  It might be good to check whether there are other parts of 36.211, 36.212 and 36.213 that might be affected, if we want to clarify that the behavior differs between USS and CSS for this feature. |
| Qualcomm | Yes |
| Nokia, NSB | Yes – proposed text is acceptable to us. |
| Ericsson2 | Perhaps now is a good time to bring up some formal and editorial issues that we have with the draft CR in [R1-2112378](https://www.3gpp.org/ftp/tsg_ran/WG1_RL1/TSGR1_107-e/Docs/R1-2112378.zip):   * The CR messes up the indentation, which gives me the impression that the CR has not been created in the right way. The CR should be created by copying the CR cover sheet template to the specification document (and deleting the irrelevant specification clauses), not by copying text from the specification document to the CR cover sheet template document. * The change tracking should be changed to proper Word change tracking (requirement from the RAN1 secretary). * The WI code should be LTE\_eMTC4-Core (which is the Rel-15 WI), not LTE\_feMTC-Core (which is the Rel-14 WI). * This should be a Rel-15 Cat-F CR, not a Rel-15 Cat-A CR (but there will be a need for a Rel-16 Cat-A CR as well). |
| Lenovo, MotoM | Agree with the change in general, E/// update seems more readable. |
| Huawei, HiSilicon | We are fine with the change. |

## Second round of discussion

Based on first round of discussion:

* There is common understanding, that for sub-PRB feature, the specification is clear and no change is needed.
* There is common understanding that current specification implies that when flexible PRB feature is configured, the size and/or interpretation of DCI format 6-0A in CSS would change. To avoid this, there is consensus to update specification.
  + Moderator will adopt Ericsson wording

Regarding Ericsson comments on the CR formal issue, moderator updated R15 and R16 CRs accordingly. In addition, it is moderator understanding 36.212 text (specific search space given by C-RNTI as defined in [3]) refers to 36.213 only for definition of USS and thus no specification changes are necessary in 36.211 or 36.213.

**Round2-Q1**: Do you support updated draft CRs for R15 and R16 in draft folder [**107-e-LTE-6CRs-02**]? Please provide comments (if any)?

|  |  |
| --- | --- |
| Companies | Comments |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

# Summary

TBA

# References

1. R1-2112378 Fallback DCI for eMTC, Nordic Semiconductor ASA