**3GPP TSG-RAN WG1 Meeting #103-e *R1-20xxxxx***

**E-meeting, October 26 – November 13, 2020**

|  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- |
| *CR-Form-v12.0* | | | | | | | | |
| **DRAFT CHANGE REQUEST** | | | | | | | | |
|  | | | | | | | | |
|  | **38.212** | **CR** |  | **rev** | **-** | **Current version:** | **16.3.0** |  |
|  | | | | | | | | |
| *For* [***HE******LP***](http://www.3gpp.org/3G_Specs/CRs.htm#_blank)*on using this form: comprehensive instructions can be found at* [*http://www.3gpp.org/Change-Requests*](http://www.3gpp.org/Change-Requests)*.* | | | | | | | | |
|  | | | | | | | | |

|  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- |
| ***Proposed change affects:*** | UICC apps |  | ME | **X** | Radio Access Network | **X** | Core Network |  |

|  |  |  |  |  |  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- |
|  | | | | | | | | | | |
| ***Title:*** | Alignment CR for TS 38.212 | | | | | | | | | |
|  |  | | | | | | | | | |
| ***Source to WG:*** | Huawei | | | | | | | | | |
| ***Source to TSG:*** | R1 | | | | | | | | | |
|  |  | | | | | | | | | |
| ***Work item code:*** | NR\_L1enh\_URLLC-Core,  5G\_V2X\_NRSL-Core,  NR\_unlic-Core,  NR\_eMIMO-Core | | | | |  | ***Date:*** | | | 2020-11-09 |
|  |  | | | |  | |  | | |  |
| ***Category:*** | **F** |  | | | | | ***Release:*** | | | Rel-16 |
|  | *Use one of the following categories:* ***F*** *(correction)* ***A*** *(mirror corresponding to a change in an earlier release)* ***B*** *(addition of feature),* ***C*** *(functional modification of feature)* ***D*** *(editorial modification)*  Detailed explanations of the above categories can be found in 3GPP [TR 21.900](http://www.3gpp.org/ftp/Specs/html-info/21900.htm). | | | | | | | | *Use one of the following releases: Rel-8 (Release 8) Rel-9 (Release 9) Rel-10 (Release 10) Rel-11 (Release 11) Rel-12 (Release 12)* *Rel-13 (Release 13) Rel-14 (Release 14) Rel-15 (Release 15) Rel-16 (Release 16)* | |
|  |  | | | | | | | | | |
| ***Reason for change:*** | | 1. Align the RRC parameter names in TS 38.212 and TS 38.331 v16.2.0. 2. Align new agreements made in [103-e-NR-Rel-16-V2X-10] (see R1-2009470) and [103-e-NR-Rel-16-V2X-13] (see R1-2009471). | | | | | | | | |
|  | |  | | | | | | | | |
| ***Summary of change:*** | | 1. Updated RRC parameter names. 2. For DCI format 3\_1, SL-L-CS-RNTI is replaced by Semi-Persistent Scheduling V-RNTI. 3. Corrections on references/descriptions of SCI format 1-A fields. | | | | | | | | |
|  | |  | | | | | | | | |
| ***Consequences if not approved:*** | | 1. Misalignment of parameter names between 38.212 and 38.331. 2. Misalignment of RNTI names between TS 38.321 and TS 38.212. 3. Incorrect reference of SCI 1-A fields. | | | | | | | | |
|  | |  | | | | | | | | |
| ***Clauses affected:*** | | 6.2.7, 6.3.2.1.3, 6.3.2.1.4, 7.3.1.1.2, 7.3.1.1.3, 7.3.1.2.1, 7.3.1.2.2, 7.3.1.2.3, 7.3.1.3.1, 7.3.1.4.2, 8.3.1.1 | | | | | | | | |
|  | |  | | | | | | | | |
|  | | **Y** | **N** |  | | | |  | | |
| ***Other specs*** | |  |  | Other core specifications | | | |  | | |
| ***affected:*** | |  |  | Test specifications | | | |  | | |
| ***(show related CRs)*** | |  |  | O&M Specifications | | | |  | | |
|  | |  | | | | | | | | |
| ***Other comments:*** | |  | | | | | | | | |
|  | |  | | | | | | | | |
| ***This CR's revision history:*** | |  | | | | | | | | |

6.2.7 Data and control multiplexing

Denote the coded bits for UL-SCH as ![](data:image/x-wmf;base64,183GmgAAAAAAAIAbgAIACQAAAAARRwEACQAAA4UCAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCgAKAGxIAAAAmBg8AGgD/////AAAQAAAAwP///7f///9AGwAANwIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AtPBHAICToXaAAaV2/ThmBwQAAAAtAQAACQAAADIK9AD8GAMAAABTQ0hlCAAAADIK9ABSFwIAAABVTAgAAAAyCjMC4xoBAAAAMUwJAAAAMgr0AFcSAwAAAFNDSGUIAAAAMgr0AK0QAgAAAFVMCAAAADIKAAKNEAEAAAAzTAkAAAAyCvQAMg0DAAAAU0NIZQgAAAAyCvQAiAsCAAAAVUwIAAAAMgoAAm8LAQAAADJMCQAAADIK9AANCAMAAABTQ0hlCAAAADIK9ABjBgIAAABVTAgAAAAyCgACMQYBAAAAMUwJAAAAMgr0AOgCAwAAAFNDSGUIAAAAMgr0AD4BAgAAAFVMCAAAADIKAAIhAQEAAAAwTBwAAAD7AmD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC08EcAgJOhdoABpXb9OGYHBAAAAC0BAQAEAAAA8AEAAAkAAAAyCs8BIRkDAAAAU0NIZQgAAAAyCs8B5hcCAAAAVUwcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AtPBHAICToXaAAaV2/ThmBwQAAAAtAQAABAAAAPABAQAKAAAAMgqgAToUBQAAACwuLi4sAAgAAAAyCqABFQ8BAAAALC4IAAAAMgqgAfAJAQAAACwuCAAAADIKoAHLBAEAAAAsLhwAAAD7AiD/AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2NkUKzijXcAC08EcAgJOhdoABpXb9OGYHBAAAAC0BAQAEAAAA8AEAAAgAAAAyCvQAhBgBAAAALS4IAAAAMgozAnkaAQAAAC0uCAAAADIK9ADfEQEAAAAtLggAAAAyCvQAugwBAAAALS4IAAAAMgr0AJUHAQAAAC0uCAAAADIK9ABwAgEAAAAtLhwAAAD7AmD/AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2HUAKSQjXcAC08EcAgJOhdoABpXb9OGYHBAAAAC0BAAAEAAAA8AEBAAgAAAAyCs8BxhgBAAAALS4cAAAA+wIg/wAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AtPBHAICToXaAAaV2/ThmBwQAAAAtAQEABAAAAPABAAAIAAAAMgozAjIXAQAAAEcuHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuALTwRwCAk6F2gAGldv04ZgcEAAAALQEAAAQAAADwAQEACAAAADIKoAFgFgEAAABnLggAAAAyCqABuw8BAAAAZy4IAAAAMgqgAZYKAQAAAGcuCAAAADIKoAFxBQEAAABnLggAAAAyCqABTAABAAAAZy4KAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQAH/ThmBwAACgAuAIoBAAAAAAEAAADM8kcABAAAAC0BAQAEAAAA8AEAAAMAAAAAAA==).

Denote the coded bits for HARQ-ACK or jointly coded bits for HARQ-ACK and CG-UCI when the high layer parameter *cg-UCI-Multiplexing* is configured, if any, as ![](data:image/x-wmf;base64,183GmgAAAAAAAAAUgAIACQAAAACRSAEACQAAAwECAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCgAIAFBIAAAAmBg8AGgD/////AAAQAAAAwP///7f////AEwAANwIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AVPAsAICToXaAAaV2lxdmjQQAAAAtAQAACQAAADIK9AD8EAMAAABBQ0tlCAAAADIKMwJmEwEAAAAxQwkAAAAyCvQA6wsDAAAAQUNLZQgAAAAyCgACzgsBAAAAM0MJAAAAMgr0AFoIAwAAAEFDS2UIAAAAMgoAAkQIAQAAADJDCQAAADIK9ADJBAMAAABBQ0tlCAAAADIKAAKaBAEAAAAxQwkAAAAyCvQAOAEDAAAAQUNLZQgAAAAyCgACHgEBAAAAMEMcAAAA+wJg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AVPAsAICToXaAAaV2lxdmjQQAAAAtAQEABAAAAPABAAAJAAAAMgrPAY8RAwAAAEFDS2UcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AVPAsAICToXaAAaV2lxdmjQQAAAAtAQAABAAAAPABAQAKAAAAMgqgAe4NBQAAACwuLi4sAAgAAAAyCqABXQoBAAAALC4IAAAAMgqgAcwGAQAAACwuCAAAADIKoAE7AwEAAAAsLhwAAAD7AiD/AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2CEYK/CC6YABU8CwAgJOhdoABpXaXF2aNBAAAAC0BAQAEAAAA8AEAAAgAAAAyCjMC/RIBAAAALS4cAAAA+wIg/wAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AVPAsAICToXaAAaV2lxdmjQQAAAAtAQAABAAAAPABAQAIAAAAMgozAt8QAQAAAEcuHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuAFTwLACAk6F2gAGldpcXZo0EAAAALQEBAAQAAADwAQAACAAAADIKoAEQEAEAAABnLggAAAAyCqAB/woBAAAAZy4IAAAAMgqgAW4HAQAAAGcuCAAAADIKoAHdAwEAAABnLggAAAAyCqABTAABAAAAZy4KAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQCNlxdmjQAACgAuAIoBAAAAAAAAAABs8iwABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==).

Denote the coded bits for CSI part 1, if any, as ![](data:image/x-wmf;base64,183GmgAAAAAAAIAbgAIACQAAAAARRwEACQAAA20CAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCgAKAGxIAAAAmBg8AGgD/////AAAQAAAAwP///7f///9AGwAANwIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A5OwsAICToXaAAaV24ytm2gQAAAAtAQAACgAAADIK9ADwGAUAAABwYXJ0MQAIAAAAMgr0AKEYAQAAAC1hCQAAADIK9AA/FwMAAABDU0l0CAAAADIKMwLVGgEAAAAxUwoAAAAyCvQAThIFAAAAcGFydDEACAAAADIK9AD/EQEAAAAtYQkAAAAyCvQAnRADAAAAQ1NJdAgAAAAyCgAChBABAAAAM1MKAAAAMgr0ACwNBQAAAHBhcnQxAAgAAAAyCvQA3QwBAAAALWEJAAAAMgr0AHsLAwAAAENTSXQIAAAAMgoAAmkLAQAAADJTCgAAADIK9AAKCAUAAABwYXJ0MQAIAAAAMgr0ALsHAQAAAC1hCQAAADIK9ABZBgMAAABDU0l0CAAAADIKAAIuBgEAAAAxUwoAAAAyCvQA6AIFAAAAcGFydDEACAAAADIK9ACZAgEAAAAtYQkAAAAyCvQANwEDAAAAQ1NJdAgAAAAyCgACIQEBAAAAMFMcAAAA+wJg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A5OwsAICToXaAAaV24ytm2gQAAAAtAQEABAAAAPABAAAKAAAAMgrPARUZBQAAAHBhcnQxAAgAAAAyCs8B1xgBAAAALWEJAAAAMgrPAdUXAwAAAENTSXQcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A5OwsAICToXaAAaV24ytm2gQAAAAtAQAABAAAAPABAQAKAAAAMgqgAS4UBQAAACwuLi4sAAgAAAAyCqABDA8BAAAALC4IAAAAMgqgAeoJAQAAACwuCAAAADIKoAHIBAEAAAAsLhwAAAD7AiD/AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB2SkQKZ/i9WgDk7CwAgJOhdoABpXbjK2baBAAAAC0BAQAEAAAA8AEAAAgAAAAyCjMCaxoBAAAALS4cAAAA+wIg/wAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4A5OwsAICToXaAAaV24ytm2gQAAAAtAQAABAAAAPABAQAIAAAAMgozAiYXAQAAAEcuHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuAOTsLACAk6F2gAGlduMrZtoEAAAALQEBAAQAAADwAQAACAAAADIKoAFUFgEAAABnLggAAAAyCqABsg8BAAAAZy4IAAAAMgqgAZAKAQAAAGcuCAAAADIKoAFuBQEAAABnLggAAAAyCqABTAABAAAAZy4KAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQDa4ytm2gAACgAuAIoBAAAAAAAAAAD87iwABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==).

<Unchanged parts are ommited>

6.3.2.1.3 CG-UCI

For CG-UCI bits transmitted on a CG PUSCH, the CG-UCI bit sequence is determined as follows:

- set for and , where the CG-UCI bit sequence is given by Table 6.3.2.1.3-1, mapped in the order from upper part to lower part.

**Table 6.3.2.1.3-1: Mapping order of CG-UCI fields**

|  |  |
| --- | --- |
| **Field** | **Bitwidth** |
| HARQ process number | 4 |
| Redundancy version | 2 |
| New data indicator | 1 |
| Channel Occupancy Time (COT) sharing information | if both higher layer parameter *ul-toDL-COT-SharingED-Threshold* and higher layer parameter *cg-COT-SharingList* are configured, where *C* is the number of combinations configured in *cg-COT-SharingList;*  1 if higher layer parameter *ul-toDL-COT-SharingED-Threshold* is not configured and higher layer parameter *cg-COT-SharingOffset* is configured;  0 otherwise;  If a UE indicates COT sharing other than "no sharing" in a CG PUSCH within the UE's initiated COT, the UE should provide consistent COT sharing information in all the subsequent CG PUSCHs, if any, occurring within the same UE's initiated COT such that the same DL starting point and duration are maintained. |

6.3.2.1.4 HARQ-ACK and CG-UCI

When higher layer parameter *cg-UCI-Multiplexing* is configured, the UCI bit sequence is determined as follows, where .

- The CG-UCI bits are mapped to the UCI bit sequence, where for . The CG-UCI bit sequence is given by Table 6.3.2.1.3-1 mapped in the order from upper part to lower part, and is number of CG-UCI bits;

- The HARQ-ACK bits are mapped to the UCI bit sequence , where for . The HARQ-ACK bit sequence is given by Clause 9.1 of [5, TS38.213], and is number of HARQ-ACK bits.

<Unchanged parts are ommited>

7.3.1.1.2 Format 0\_1

DCI format 0\_1 is used for the scheduling of one or multiple PUSCH in one cell, or indicating CG downlink feedback information (CG-DFI) to a UE.

The following information is transmitted by means of the DCI format 0\_1 with CRC scrambled by C-RNTI or CS-RNTI or SP-CSI-RNTI or MCS-C-RNTI:

- Identifier for DCI formats – 1 bit

- The value of this bit field is always set to 0, indicating an UL DCI format

- Carrier indicator – 0 or 3 bits, as defined in Clause 10.1 of [5, TS38.213].

- DFI flag – 0 or 1 bit

- 1 bit if the UE is configured to monitor DCI format 0\_1 with CRC scrambled by CS-RNTI and for operation in a cell with shared spectrum channel access. For a DCI format 0\_1 with CRC scrambled by CS-RNTI, the bit value of 0 indicates activating type 2 CG transmission and the bit value of 1 indicates CG-DFI. For a DCI format 0\_1 with CRC scrambled by C-RNTI/SP-CSI-RNTI/MCS-C-RNTI and for operation in a cell with shared specrum channel access, the bit is reserved.

- 0 bit otherwise;

If DCI format 0\_1 is used for indicating CG-DFI, all the remaining fields are set as follows:

- HARQ-ACK bitmap – 16 bits , where the order of the bitmap to HARQ process index mapping is such that HARQ process indices are mapped in ascending order from MSB to LSB of the bitmap. For each bit of the bitmap, value 1 indicates ACK, and value 0 indicates NACK.

- TPC command for scheduled PUSCH – 2 bits as defined in Clause 7.1.1 of [5, TS38.213]

- All the remaining bits in format 0\_1 are set to zero.

Otherwise, all the remaining fields are set as follows:

- UL/SUL indicator – 0 bit for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell or UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell but only one carrier in the cell is configured for PUSCH transmission; otherwise, 1 bit as defined in Table 7.3.1.1.1-1.

- Bandwidth part indicator – 0, 1 or 2 bits as determined by the number of UL BWPs ![](data:image/x-wmf;base64,183GmgAAAAAAAAAFYAIACQAAAABxWQEACQAAA38BAAACAKEAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJgAgAFCwAAACYGDwAMAE1hdGhUeXBlAABwABIAAAAmBg8AGgD/////AAAQAAAAwP///6b////ABAAABgIAAAUAAAAJAgAAAAIFAAAAFALjAfMAHAAAAPsCIv8AAAAAAACQAQAAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk8p2gAHOdtAUZmkEAAAALQEAABIAAAAyCgAAAAAHAAAAQldQLFJSQ/+RANAAfAA3AJUAlQC8AQUAAAAUAoABOgAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTynaAAc520BRmaQQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAG55AAOhAAAAJgYPADgBQXBwc01GQ0MBABEBAAARAQAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDbgADABsAAAsBAAIAgUIAAgCBVwACAIFQAAIAgSwAAgCBUgACAIFSAAIAgUMAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AadAUZmkAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) configured by higher layers, excluding the initial UL bandwidth part. The bitwidth for this field is determined as ![](data:image/x-wmf;base64,183GmgAAAAAAAIAIgAIBCQAAAAAQVAEACQAAA2cBAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCgAKACBIAAAAmBg8AGgD/////AAAQAAAAwP///7P///9ACAAAMwIAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIz/uMAAAAAAJABAAAAAgQCABBTeW1ib2wAd74dCpu4tV8ARPAYAICTaXeAAW13KCFmEAQAAAAtAQAACAAAADIKBAJAAAEAAADpeRwAAAD7AjP+4wAAAAAAkAEAAAACBAIAEFN5bWJvbAB3BBoKs3i2XwBE8BgAgJNpd4ABbXcoIWYQBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgQCTAcBAAAA+XkcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTaXeAAW13KCFmEAQAAAAtAQAABAAAAPABAQAIAAAAMgrAAcEGAQAAACl5CAAAADIKwAFgAwEAAAAoeQkAAAAyCsABvAADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAU8RgAgJNpd4ABbXcoIWYQBAAAAC0BAQAEAAAA8AEAAAkAAAAyCiACrAQDAAAAQldQZQgAAAAyCiACwQIBAAAAMlccAAAA+wKA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTaXeAAW13KCFmEAQAAAAtAQAABAAAAPABAQAIAAAAMgrAAeoDAQAAAG5XCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AECghZhAAAAoALgCKAQAAAAABAAAALPMYAAQAAAAtAQEABAAAAPABAAADAAAAAAA=)bits, where

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKALYAIBCQAAAADQVwEACQAAA0QBAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCYAKgCxIAAAAmBg8AGgD/////AAAQAAAAwP///6b///9gCwAABgIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTaXeAAW13iy5mVwQAAAAtAQAACAAAADIKgAHICgEAAAAxeRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAU8RgAgJNpd4ABbXeLLmZXBAAAAC0BAQAEAAAA8AEAAAkAAAAyCuABiwcDAAAAUlJDZQkAAAAyCuABawUEAAAAQldQLAkAAAAyCuAB/AADAAAAQldQLBwAAAD7AoD+AAAAAAAAkAEAAAACBAIAEFN5bWJvbAB3jSAK57i1XwAU8RgAgJNpd4ABbXeLLmZXBAAAAC0BAAAEAAAA8AEBAAgAAAAyCoAByAkBAAAAK1cIAAAAMgqAAXEDAQAAAD1XHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuABTxGACAk2l3gAFtd4suZlcEAAAALQEBAAQAAADwAQAACAAAADIKgAGpBAEAAABuVwgAAAAyCoABOgABAAAAblcKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQBXiy5mVwAACgAuAIoBAAAAAAAAAAAs8xgABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==) if ![](data:image/x-wmf;base64,183GmgAAAAAAAGAHYAIBCQAAAAAQWwEACQAAA+kBAAACAKcAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJgAmAHCwAAACYGDwAMAE1hdGhUeXBlAABwABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///8gBwAABgIAAAUAAAAJAgAAAAIFAAAAFALjAfMAHAAAAPsCIv8AAAAAAACQAQAAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk8p2gAHOdt0eZpMEAAAALQEAABIAAAAyCgAAAAAHAAAAQldQLFJSQ/+RANAAfAA3AJUAlQC8AQUAAAAUAoABXwYcAAAA+wKA/gAAAAAAAJABAAAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTynaAAc523R5mkwQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAADN5AAMFAAAAFAKAAToAHAAAAPsCgP4AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk8p2gAHOdt0eZpMEAAAALQEAAAQAAADwAQEACQAAADIKAAAAAAEAAABueQADBQAAABQCgAE/BRwAAAD7AoD+AAAAAAAAkAEAAAABAAIAEFN5bWJvbAB2hBkK67hseQDc1BgAgJPKdoABznbdHmaTBAAAAC0BAQAEAAAA8AEAAAkAAAAyCgAAAAABAAAAo3kAA6cAAAAmBg8ARAFBcHBzTUZDQwEAHQEAAB0BAABEZXNpZ24gU2NpZW5jZSwgSW5jLgAFAQAGCURTTVQ2AAETV2luQWxsQmFzaWNDb2RlUGFnZXMAEQVUaW1lcyBOZXcgUm9tYW4AEQNTeW1ib2wAEQVDb3VyaWVyIE5ldwARBE1UIEV4dHJhABNXaW5BbGxDb2RlUGFnZXMAEQbLzszlABIACCEvRY9EL0FQ9BAPR19BUPIfHkFQ9BUPQQD0RfQl9I9CX0EA9BAPQ19BAPSPRfQqX0j0j0EA9BAPQPSPQX9I9BAPQSpfRF9F9F9F9F9BDwwBAAEAAQICAgIAAgABAQEAAwABAAQABQAKAQACAINuAAMAGwAACwEAAgCBQgACAIFXAAIAgVAAAgCBLAACAIFSAAIAgVIAAgCBQwAAAQEACgIEhmQiowIAiDMAAAAKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQCT3R5mkwAACgAuAIoBAAAAAAAAAAAM3xgABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==), in which case the bandwidth part indicator is equivalent to the ascending order of the higher layer parameter *BWP-Id*;

- otherwise ![](data:image/x-wmf;base64,183GmgAAAAAAAIAJYAIACQAAAADxVQEACQAAAxABAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCYAKACRIAAAAmBg8AGgD/////AAAQAAAAwP///6b///9ACQAABgIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTaXeAAW13NiNm3wQAAAAtAQAACQAAADIK4AGJBwMAAABSUkNlCQAAADIK4AFqBQQAAABCV1AsCQAAADIK4AH8AAMAAABCV1AsHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuABTxGACAk2l3gAFtdzYjZt8EAAAALQEBAAQAAADwAQAACAAAADIKgAGoBAEAAABuVwgAAAAyCoABOgABAAAAblccAAAA+wKA/gAAAAAAAJABAAAAAgQCABBTeW1ib2wAd104ChO4tl8AFPEYAICTaXeAAW13NiNm3wQAAAAtAQAABAAAAPABAQAIAAAAMgqAAXADAQAAAD1XCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0A3zYjZt8AAAoALgCKAQAAAAABAAAALPMYAAQAAAAtAQEABAAAAPABAAADAAAAAAA=), in which case the bandwidth part indicator is defined in Table 7.3.1.1.2-1;

If a UE does not support active BWP change via DCI, the UE ignores this bit field.

- Frequency domain resource assignment – number of bits determined by the following, where ![](data:image/x-wmf;base64,183GmgAAAAAAAOAEIAICCQAAAADTWAEACQAAA9sAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCIALgBBIAAAAmBg8AGgD/////AAAQAAAAwP///7v///+gBAAA2wEAAAsAAAAmBg8ADABNYXRoVHlwZQAAUAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A8OIYAICTNHaAATh2TkVm4wQAAAAtAQAACQAAADIK8ADBAgMAAABCV1BlCQAAADIK8ABZAQMAAABVTCxlCAAAADIK0AE7AQIAAABSQhwAAAD7AsD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgDw4hgAgJM0doABOHZORWbjBAAAAC0BAQAEAAAA8AEAAAgAAAAyCoABSgABAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAAAAAQICIlN5c3RlbQDjTkVm4wAACgA4AIoBAAAAAAAAAAAI5RgABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==) is the size of the active UL bandwidth part:

- If higher layer parameter *useInterlacePUCCH-PUSCH* in *BWP-UplinkDedicated* is not configured

- ![](data:image/x-wmf;base64,183GmgAAAAAAAIADQAIBCQAAAADQXwEACQAAA8oAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAKAAxIAAAAmBg8AGgD/////AAAQAAAAwP///6b///9AAwAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1pUVmLQQAAAAtAQAACQAAADIK4AFyAQMAAABSQkdlHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuABTxGACAk5x1gAGgdaVFZi0EAAAALQEBAAQAAADwAQAACAAAADIKgAFMAAEAAABOQgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtAC2lRWYtAAAKAC4AigEAAAAAAAAAACzzGAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) bits if only resource allocation type 0 is configured, where ![](data:image/x-wmf;base64,183GmgAAAAAAAIADQAIBCQAAAADQXwEACQAAA8oAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAKAAxIAAAAmBg8AGgD/////AAAQAAAAwP///6b///9AAwAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1pUVmLQQAAAAtAQAACQAAADIK4AFyAQMAAABSQkdlHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuABTxGACAk5x1gAGgdaVFZi0EAAAALQEBAAQAAADwAQAACAAAADIKgAFMAAEAAABOQgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtAC2lRWYtAAAKAC4AigEAAAAAAAAAACzzGAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) is defined in Clause 6.1.2.2.1 of [6, TS 38.214],

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKATwAIACQAAAABxTwEACQAAA+4BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCwAKgExIAAAAmBg8AGgD/////AAAQAAAAwP///6T///9gEwAAZAIAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wLS/eMAAAAAAJABAAAAAgQCABBTeW1ib2wAdrA6Cn2QoHYAiN5AAICToXaAAaV2NjtmYAQAAAAtAQAACAAAADIKQQJAAAEAAADpeRwAAAD7AtL94wAAAAAAkAEAAAACBAIAEFN5bWJvbAB2PjMKO7CgdgCI3kAAgJOhdoABpXY2O2ZgBAAAAC0BAQAEAAAA8AEAAAgAAAAyCkECbhIBAAAA+XkcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AWN9AAICToXaAAaV2NjtmYAQAAAAtAQAABAAAAPABAQAIAAAAMgoAAuIRAQAAACl5CAAAADIKAAIiEQEAAAAyeQgAAAAyCgACdBABAAAAL3kIAAAAMgoAAroPAQAAACl5CAAAADIKAAIYDwEAAAAxeQgAAAAyCgACmAgBAAAAKHkIAAAAMgoAAkQDAQAAACh5CQAAADIKAAKoAAMAAABsb2dlHAAAAPsCIP8AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuAFjfQACAk6F2gAGldjY7ZmAEAAAALQEBAAQAAADwAQAACQAAADIKVAHaCwMAAABCV1BlCQAAADIKVAFyCgMAAABVTCxlCAAAADIKYAJOCgIAAABSQgkAAAAyClQBhgYDAAAAQldQZQkAAAAyClQBHgUDAAAAVUwsZQgAAAAyCmAC+gQCAAAAUkIIAAAAMgpgAqkCAQAAADJCHAAAAPsCgP4AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHawOgp/kKB2AFjfQACAk6F2gAGldjY7ZmAEAAAALQEAAAQAAADwAQEACAAAADIKAAIoDgEAAAArQhwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgBY30AAgJOhdoABpXY2O2ZgBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgACNAkBAAAATkIIAAAAMgoAAuADAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AYDY7ZmAAAAoALgCKAQAAAAAAAAAAcOFAAAQAAAAtAQAABAAAAPABAQADAAAAAAA=)bits if only resource allocation type 1 is configured, or ![](data:image/x-wmf;base64,183GmgAAAAAAAIAdwAIACQAAAABRQQEACQAAA4ACAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCwAKAHRIAAAAmBg8AGgD/////AAAQAAAAwP///6T///9AHQAAZAIAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wLS/eMAAAAAAJABAAAAAgQCABBTeW1ib2wAdYwgCtrIEpkATO8YAICTnHWAAaB1QCdmpwQAAAAtAQAACAAAADIKQQKmAwEAAADpeRwAAAD7AtL94wAAAAAAkAEAAAACBAIAEFN5bWJvbAB1jQwK1YgRmQBM7xgAgJOcdYABoHVAJ2anBAAAAC0BAQAEAAAA8AEAAAgAAAAyCkEC9RUBAAAA+XkcAAAA+wLt/OMAAAAAAJABAAAAAgQCABBTeW1ib2wAdYwgCtvIEpkA7O8YAICTnHWAAaB1QCdmpwQAAAAtAQAABAAAAPABAQAIAAAAMgr8Ad0CAQAAACh5HAAAAPsC7fzjAAAAAACQAQAAAAIEAgAQU3ltYm9sAHWNDArWiBGZAOzvGACAk5x1gAGgdUAnZqcEAAAALQEBAAQAAADwAQAACAAAADIK/AEfGwEAAAApeRwAAAD7AoD+AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHVAJ2anBAAAAC0BAAAEAAAA8AEBAAgAAAAyCgACmBwBAAAAMXkIAAAAMgoAAk4XAQAAACx5CAAAADIKAAIAFwEAAAAgeQgAAAAyCgACaRUBAAAAKXkIAAAAMgoAAqoUAQAAADJ5CAAAADIKAAICFAEAAAAveQgAAAAyCgACThMBAAAAKXkIAAAAMgoAAqwSAQAAADF5CAAAADIKAAIZDAEAAAAoeQgAAAAyCgACuQYBAAAAKHkJAAAAMgoAAg4EAwAAAGxvZ2UJAAAAMgoAAjoAAwAAAG1heGUcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AvPAYAICTnHWAAaB1QCdmpwQAAAAtAQEABAAAAPABAAAJAAAAMgpgAgwZAwAAAFJCR2UJAAAAMgpUAWAPAwAAAEJXUGUJAAAAMgpUAfsNAwAAAFVMLGUIAAAAMgpgAtcNAgAAAFJCCQAAADIKVAEACgMAAABCV1BlCQAAADIKVAGbCAMAAABVTCxlCAAAADIKYAJ3CAIAAABSQggAAAAyCmACFgYBAAAAMkIcAAAA+wKA/gAAAAAAAJABAAAAAgQCABBTeW1ib2wAdYwgCt3IEpkAvPAYAICTnHWAAaB1QCdmpwQAAAAtAQAABAAAAPABAQAIAAAAMgoAAqUbAQAAACtCCAAAADIKAAK5EQEAAAArQhwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHVAJ2anBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgAC6hcBAAAATkIIAAAAMgoAArUMAQAAAE5CCAAAADIKAAJVBwEAAABOQgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtAKdAJ2anAAAKAC4AigEAAAAAAAAAANTyGAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) bits if both resource allocation type 0 and 1 are configured.

- If both resource allocation type 0 and 1 are configured, the MSB bit is used to indicate resource allocation type 0 or resource allocation type 1, where the bit value of 0 indicates resource allocation type 0 and the bit value of 1 indicates resource allocation type 1.

- For resource allocation type 0, the ![](data:image/x-wmf;base64,183GmgAAAAAAAIADQAIBCQAAAADQXwEACQAAA8oAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAKAAxIAAAAmBg8AGgD/////AAAQAAAAwP///6b///9AAwAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1pUVmLQQAAAAtAQAACQAAADIK4AFyAQMAAABSQkdlHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuABTxGACAk5x1gAGgdaVFZi0EAAAALQEBAAQAAADwAQAACAAAADIKgAFMAAEAAABOQgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtAC2lRWYtAAAKAC4AigEAAAAAAAAAACzzGAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) LSBs provide the resource allocation as defined in Clause 6.1.2.2.1 of [6, TS 38.214].

- For resource allocation type 1, the ![](data:image/x-wmf;base64,183GmgAAAAAAAKATwAIACQAAAABxTwEACQAAA+4BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCwAKgExIAAAAmBg8AGgD/////AAAQAAAAwP///6T///9gEwAAZAIAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wLS/eMAAAAAAJABAAAAAgQCABBTeW1ib2wAdrA6Cn2QoHYAiN5AAICToXaAAaV2NjtmYAQAAAAtAQAACAAAADIKQQJAAAEAAADpeRwAAAD7AtL94wAAAAAAkAEAAAACBAIAEFN5bWJvbAB2PjMKO7CgdgCI3kAAgJOhdoABpXY2O2ZgBAAAAC0BAQAEAAAA8AEAAAgAAAAyCkECbhIBAAAA+XkcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AWN9AAICToXaAAaV2NjtmYAQAAAAtAQAABAAAAPABAQAIAAAAMgoAAuIRAQAAACl5CAAAADIKAAIiEQEAAAAyeQgAAAAyCgACdBABAAAAL3kIAAAAMgoAAroPAQAAACl5CAAAADIKAAIYDwEAAAAxeQgAAAAyCgACmAgBAAAAKHkIAAAAMgoAAkQDAQAAACh5CQAAADIKAAKoAAMAAABsb2dlHAAAAPsCIP8AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuAFjfQACAk6F2gAGldjY7ZmAEAAAALQEBAAQAAADwAQAACQAAADIKVAHaCwMAAABCV1BlCQAAADIKVAFyCgMAAABVTCxlCAAAADIKYAJOCgIAAABSQgkAAAAyClQBhgYDAAAAQldQZQkAAAAyClQBHgUDAAAAVUwsZQgAAAAyCmAC+gQCAAAAUkIIAAAAMgpgAqkCAQAAADJCHAAAAPsCgP4AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHawOgp/kKB2AFjfQACAk6F2gAGldjY7ZmAEAAAALQEAAAQAAADwAQEACAAAADIKAAIoDgEAAAArQhwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgBY30AAgJOhdoABpXY2O2ZgBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgACNAkBAAAATkIIAAAAMgoAAuADAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AYDY7ZmAAAAoALgCKAQAAAAAAAAAAcOFAAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) LSBs provide the resource allocation as follows:

- For PUSCH hopping with resource allocation type 1:

- ![](data:image/x-wmf;base64,183GmgAAAAAAAKAEYAIBCQAAAADQWAEACQAAA8sAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCYAKgBBIAAAAmBg8AGgD/////AAAQAAAAwP///6b///9gBAAABgIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1MxNmCwQAAAAtAQAACgAAADIK4AFpAQYAAABVTF9ob3AcAAAA+wKA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1MxNmCwQAAAAtAQEABAAAAPABAAAIAAAAMgqAAUwAAQAAAE5MCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0ACzMTZgsAAAoALgCKAQAAAAAAAAAALPMYAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) MSB bits are used to indicate the frequency offset according to Clause 6.3 of [6, TS 38.214], where ![](data:image/x-wmf;base64,183GmgAAAAAAAMAGYAIACQAAAACxWgEACQAAAyMBAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCYALABhIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+ABgAABgIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AvPAYAICTnHWAAaB1hBZmFwQAAAAtAQAACAAAADIKgAHRBQEAAAAxeRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHWEFmYXBAAAAC0BAQAEAAAA8AEAAAoAAAAyCuABaQEGAAAAVUxfaG9wHAAAAPsCgP4AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHUIRQp+iBKZALzwGACAk5x1gAGgdYQWZhcEAAAALQEAAAQAAADwAQEACAAAADIKgAHQBAEAAAA9TBwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHWEFmYXBAAAAC0BAQAEAAAA8AEAAAgAAAAyCoABTAABAAAATkwKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQAXhBZmFwAACgAuAIoBAAAAAAAAAADU8hgABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==) if the higher layer parameter *frequencyHoppingOffsetLists* contains two offset values and ![](data:image/x-wmf;base64,183GmgAAAAAAAAAHYAIBCQAAAABwWwEACQAAAyMBAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCYAIABxIAAAAmBg8AGgD/////AAAQAAAAwP///6b////ABgAABgIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1jFJmYAQAAAAtAQAACAAAADIKgAEQBgEAAAAyeRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAU8RgAgJOcdYABoHWMUmZgBAAAAC0BAQAEAAAA8AEAAAoAAAAyCuABZwEGAAAAVUxfaG9wHAAAAPsCgP4AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHXbLgraiBKZABTxGACAk5x1gAGgdYxSZmAEAAAALQEAAAQAAADwAQEACAAAADIKgAHZBAEAAAA9TBwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgAU8RgAgJOcdYABoHWMUmZgBAAAAC0BAQAEAAAA8AEAAAgAAAAyCoABTAABAAAATkwKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQBgjFJmYAAACgAuAIoBAAAAAAAAAAAs8xgABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==) if the higher layer parameter *frequencyHoppingOffsetLists* contains four offset values

- ![](data:image/x-wmf;base64,183GmgAAAAAAAAAZ4AIACQAAAADxRQEACQAAAwgCAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwC4AIAGRIAAAAmBg8AGgD/////AAAQAAAAwP///6T////AGAAAhAIAAAsAAAAmBg8ADABNYXRoVHlwZQAAcAAcAAAA+wLR/eMAAAAAAJABAAAAAgQCABBTeW1ib2wAdaskCpPIEZkARPAYAICTnHWAAaB1hS5m4QQAAAAtAQAACAAAADIKQQJAAAEAAADpeRwAAAD7AtH94wAAAAAAkAEAAAACBAIAEFN5bWJvbAB1mCcKaogTmQBE8BgAgJOcdYABoHWFLmbhBAAAAC0BAQAEAAAA8AEAAAgAAAAyCkECPRIBAAAA+XkcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1hS5m4QQAAAAtAQAABAAAAPABAQAKAAAAMgpgAsUVBgAAAFVMX2hvcAkAAAAyClQBuQsDAAAAQldQaAkAAAAyClQBWQoDAAAAVUwsaAgAAAAyCmACNgoCAAAAUkIJAAAAMgpUAXYGAwAAAEJXUGgJAAAAMgpUARYFAwAAAFVMLGgIAAAAMgpgAvMEAgAAAFJCCAAAADIKYAKnAgEAAAAyQhwAAAD7AoD+AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAU8RgAgJOcdYABoHWFLmbhBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgACshEBAAAAKUIIAAAAMgoAAvMQAQAAADJCCAAAADIKAAJJEAEAAAAvQggAAAAyCgAClA8BAAAAKUIIAAAAMgoAAvMOAQAAADFCCAAAADIKAAKDCAEAAAAoQggAAAAyCgACQAMBAAAAKEIJAAAAMgoAAqgAAwAAAGxvZ2gcAAAA+wKA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1hS5m4QQAAAAtAQAABAAAAPABAQAIAAAAMgoAAqoUAQAAAE5vCAAAADIKAAIeCQEAAABObwgAAAAyCgAC2wMBAAAATm8cAAAA+wKA/gAAAAAAAJABAAAAAgQCABBTeW1ib2wAdZgnCmyIE5kAFPEYAICTnHWAAaB1hS5m4QQAAAAtAQEABAAAAPABAAAIAAAAMgoAAoQTAQAAAC1vCAAAADIKAAIDDgEAAAArbwoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtAOGFLmbhAAAKAC4AigEAAAAAAAAAACzzGAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) bits provides the frequency domain resource allocation according to Clause 6.1.2.2.2 of [6, TS 38.214]

- For non-PUSCH hopping with resource allocation type 1:

- ![](data:image/x-wmf;base64,183GmgAAAAAAAIATwAIACQAAAABRTwEACQAAA+4BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCwAKAExIAAAAmBg8AGgD/////AAAQAAAAwP///6T///9AEwAAZAIAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wLS/eMAAAAAAJABAAAAAgQCABBTeW1ib2wAddxRCiJIEZkARPAYAICTnHWAAaB1pFxmbgQAAAAtAQAACAAAADIKQQJAAAEAAADpeRwAAAD7AtL94wAAAAAAkAEAAAACBAIAEFN5bWJvbAB1eUYKEugSmQBE8BgAgJOcdYABoHWkXGZuBAAAAC0BAQAEAAAA8AEAAAgAAAAyCkECSxIBAAAA+XkcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AFPEYAICTnHWAAaB1pFxmbgQAAAAtAQAABAAAAPABAQAIAAAAMgoAAr8RAQAAACl5CAAAADIKAAL/EAEAAAAyeQgAAAAyCgACVRABAAAAL3kIAAAAMgoAAp8PAQAAACl5CAAAADIKAAL9DgEAAAAxeQgAAAAyCgAChwgBAAAAKHkIAAAAMgoAAj8DAQAAACh5CQAAADIKAAKoAAMAAABsb2dlHAAAAPsCIP8AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuABTxGACAk5x1gAGgdaRcZm4EAAAALQEBAAQAAADwAQAACQAAADIKVAHACwMAAABCV1BlCQAAADIKVAFfCgMAAABVTCxlCAAAADIKYAI7CgIAAABSQgkAAAAyClQBeAYDAAAAQldQZQkAAAAyClQBFwUDAAAAVUwsZQgAAAAyCmAC8wQCAAAAUkIIAAAAMgpgAqYCAQAAADJCHAAAAPsCgP4AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHXcUQokSBGZABTxGACAk5x1gAGgdaRcZm4EAAAALQEAAAQAAADwAQEACAAAADIKAAIMDgEAAAArQhwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgAU8RgAgJOcdYABoHWkXGZuBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgACIwkBAAAATkIIAAAAMgoAAtsDAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AbqRcZm4AAAoALgCKAQAAAAAAAAAALPMYAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) bits provides the frequency domain resource allocation according to Clause 6.1.2.2.2 of [6, TS 38.214]

- If the higher layer parameter *useInterlacePUCCH-PUSCH* in *BWP-UplinkDedicated* is configured

- 5 + Y bits provide the frequency domain resource allocation according to Clause 6.1.2.2.3 of [6, TS 38.214] if the subcarrier spacing for the active UL bandwidth part is 30 kHz. The 5 MSBs provide the interlace allocation and the Y LSBs provide the RB set allocation.

- 6 + Y bits provide the frequency domain resource allocation according to Clause 6.1.2.2.3 of [6, TS 38.214] if the subcarrier spacing for the active UL bandwidth part is 15 kHz. The 6 MSBs provide the interlace allocation and the Y LSBs provide the RB set allocation.

The value of Y is determined by where is the number of RB sets contained in the active UL BWP as defined in clause 7 of [6, TS38.214].

If "Bandwidth part indicator" field indicates a bandwidth part other than the active bandwidth part and if both resource allocation type 0 and 1 are configured for the indicated bandwidth part, the UE assumes resource allocation type 0 for the indicated bandwidth part if the bitwidth of the "Frequency domain resource assignment" field of the active bandwidth part is smaller than the bitwidth of the "Frequency domain resource assignment" field of the indicated bandwidth part.

- Time domain resource assignment – 0, 1, 2, 3, 4, 5, or 6 bits

- If the higher layer parameter *pusch-TimeDomainAllocationListDCI-0-1* is not configured and if the higher layer parameter *pusch-TimeDomainAllocationListForMultiPUSCH* is not configured and if the higher layer parameter *pusch-TimeDomainAllocationList* is configured, 0, 1, 2, 3, or 4 bits as defined in Clause 6.1.2.1 of [6, TS38.214]. The bitwidth for this field is determined as ![](data:image/x-wmf;base64,183GmgAAAAAAAKAGgAIBCQAAAAAwWgEACQAAA14BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCgAKgBhIAAAAmBg8AGgD/////AAAQAAAAwP///7P///9gBgAAMwIAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wI0/uMAAAAAAJABAAAAAgQCABBTeW1ib2wAdRcWCp54y1wAFPAgAICTEXWAARV1IVNmnwQAAAAtAQAACAAAADIKBAJAAAEAAADpeRwAAAD7AjT+4wAAAAAAkAEAAAACBAIAEFN5bWJvbAB1vTwKDpjLXAAU8CAAgJMRdYABFXUhU2afBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgQCSwUBAAAA+XkcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A5PAgAICTEXWAARV1IVNmnwQAAAAtAQAABAAAAPABAQAIAAAAMgrAAcAEAQAAACl5CAAAADIKwAF8AwEAAAAoeQkAAAAyCsABvAADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgDk8CAAgJMRdYABFXUhU2afBAAAAC0BAQAEAAAA8AEAAAgAAAAyCiACzwIBAAAAMm8cAAAA+wKA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4A5PAgAICTEXWAARV1IVNmnwQAAAAtAQAABAAAAPABAQAIAAAAMgrAARIEAQAAAElvCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AnyFTZp8AAAoAOACKAQAAAAABAAAA/PIgAAQAAAAtAQEABAAAAPABAAADAAAAAAA=)bits, where *I* is the number of entries in the higher layer parameter *pusch-TimeDomainAllocationList*;

- If the higher layer parameter *pusch-TimeDomainAllocationListDCI-0-1* is configured or if the higher layer parameter *pusch-TimeDomainAllocationListForMultiPUSCH is configured*, 0, 1, 2, 3, 4, 5 or 6 bits as defined in Clause 6.1.2.1 of [6, TS38.214]. The bitwidth for this field is determined as bits, where *I* is the number of entries in the higher layer parameter *pusch-TimeDomainAllocationListDCI-0-1* or *pusch-TimeDomainAllocationListForMultiPUSCH*;

- otherwise the bitwidth for this field is determined as bits, where *I* is the number of entries in the default table*.*

- Frequency hopping flag – 0 or 1 bit:

- 0 bit if only resource allocation type 0 is configured, or if the higher layer parameter *frequencyHopping* is not configured and the higher layer parameter *pusch-RepTypeIndicatorDCI-0-1* is not configured to *pusch-RepTypeB*, or if the higher layer parameter *frequencyHoppingDCI-0-1* is not configured and *pusch-RepTypeIndicatorDCI-0-1* is configured to *pusch-RepTypeB*, or if only resource allocation type 2 is configured;

- 1 bit according to Table 7.3.1.1.1-3 otherwise, only applicable to resource allocation type 1, as defined in Clause 6.3 of [6, TS 38.214].

- Modulation and coding scheme – 5 bits as defined in Clause 6.1.4.1 of [6, TS 38.214]

- New data indicator – 1 bit if the number of scheduled PUSCH indicated by the Time domain resource assignment field is 1; otherwise 2, 3, 4, 5, 6, 7 or 8 bits determined based on the maximum number of schedulable PUSCH among all entries in the higher layer parameter *pusch-TimeDomainAllocationListForMultiPUSCH*, where each bit corresponds to one scheduled PUSCH as defined in clause 6.1.4 in [6, TS 38.214].

- Redundancy version – – number of bits determined by the following:

- 2 bits as defined in Table 7.3.1.1.1-2 if the number of scheduled PUSCH indicated by the Time domain resource assignment field is 1;

- otherwise 2, 3, 4, 5, 6, 7 or 8 bits determined by the maximum number of schedulable PUSCHs among all entries in the higher layer parameter *pusch-TimeDomainAllocationListForMultiPUSCH*, where each bit corresponds to one scheduled PUSCH as defined in clause 6.1.4 in [6, TS 38.214] and redundancy version is determined according to Table 7.3.1.1.2-34.

- HARQ process number – 4 bits

- 1st downlink assignment index – 1, 2 or 4 bits:

- 1 bit for semi-static HARQ-ACK codebook;

- 2 bits for dynamic HARQ-ACK codebook, or for enhanced dynamic HARQ-ACK codebook without *UL-TotalDAI-Included* configured;

- 4 bits for enhanced dynamic HARQ-ACK codebook and with *UL-TotalDAI-Included = true*.

When two HARQ-ACK codebooks are configured for the same serving cell and if higher layer parameter *priorityIndicatorDCI-0-1* is configured, if the bit width of the 1st downlink assignment index in DCI format 0\_1 for one HARQ-ACK codebook is not equal to that of the 1st downlink assignment index in DCI format 0\_1 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller 1st downlink assignment index until the bit width of the 1st downlink assignment index in DCI format 0\_1 for the two HARQ-ACK codebooks are the same.

- 2nd downlink assignment index – 0, 2 or 4 bits:

- 2 bits for dynamic HARQ-ACK codebook with two HARQ-ACK sub-codebooks, or for enhanced dynamic HARQ-ACK codebook with two HARQ-ACK sub-codebooks and without *UL-TotalDAI-Included* configured;

- 4 bits for enhanced dynamic HARQ-ACK codebook with two HARQ-ACK sub-codebooks and with *UL-TotalDAI-Included = true*;

- 0 bit otherwise.

When two HARQ-ACK codebooks are configured for the same serving cell and if higher layer parameter *priorityIndicatorDCI-0-1* is configured, if the bit width of the 2nd downlink assignment index in DCI format 0\_1 for one HARQ-ACK codebook is not equal to that of the 2nd downlink assignment index in DCI format 0\_1 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller 2nd downlink assignment index until the bit width of the 2nd downlink assignment index in DCI format 0\_1 for the two HARQ-ACK codebooks are the same.

- TPC command for scheduled PUSCH – 2 bits as defined in Clause 7.1.1 of [5, TS38.213]

- SRS resource indicator –![](data:image/x-wmf;base64,183GmgAAAAAAAEAQAAUACQAAAABRSwEACQAAAyYDAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCAAVAEBIAAAAmBg8AGgD/////AAAQAAAAwP///8D///8AEAAAwAQAAAsAAAAmBg8ADABNYXRoVHlwZQAAEAEcAAAA+wLa/oQAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtmoEZkADO4YAICTnHWAAaB1wRVmGwQAAAAtAQAACAAAADIKNwGNBQEAAAB7eRwAAAD7Atr+hAAAAAAAkAEAAAACBAIAEFN5bWJvbAB1LEMKmQgUmQAM7hgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCjcB7gkBAAAAfXkcAAAA+wKA/gAAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtqoEZkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQAABAAAAPABAQAIAAAAMgpgBF0PAQAAAPp5CAAAADIKEgNdDwEAAAD6eQgAAAAyCqIEXQ8BAAAA+nkIAAAAMgqiAV0PAQAAAPl5CAAAADIKYARAAAEAAADqeQgAAAAyChIDQAABAAAA6nkIAAAAMgqiBEAAAQAAAOp5CAAAADIKogFAAAEAAADpeQgAAAAyCowDwQ4BAAAA93kIAAAAMgq4AsEOAQAAAPd5CAAAADIKggTBDgEAAAD4eQgAAAAyCsIBwQ4BAAAA9nkIAAAAMgqMA2MDAQAAAOd5CAAAADIKuAJjAwEAAADneQgAAAAyCoIEYwMBAAAA6HkIAAAAMgrCAWMDAQAAAOZ5CAAAADIKbAMNDgEAAAD3eQgAAAAyCtgCDQ4BAAAA93kIAAAAMgpiBA0OAQAAAPh5CAAAADIK4gENDgEAAAD2eQgAAAAyCmwDYQoBAAAA53kIAAAAMgrYAmEKAQAAAOd5CAAAADIKYgRhCgEAAADoeQgAAAAyCuIBYQoBAAAA5nkcAAAA+wLA/QAAAAAAAJABAAAAAgQCABBTeW1ib2wAdSxDCpoIFJkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQEABAAAAPABAAAIAAAAMgo5A2QGAQAAAOV5HAAAAPsCIP8AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHXbEgrbqBGZALzwGACAk5x1gAGgdcEVZhsEAAAALQEAAAQAAADwAQEACAAAADIKTwQMBwEAAAA9eRwAAAD7AmD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCnABsQgDAAAAU1JTZQkAAAAyCnABcgYDAAAAbWF4ZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBtgcBAAAALGEJAAAAMgo4ASYEAwAAAG1pbmUIAAAAMgpPBIMHAQAAADFpCQAAADIKJgI+DAMAAABTUlNlCAAAADIKQAPSAgEAAAAyUhwAAAD7AoD+AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCuAC1gADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBCggBAAAATm8IAAAAMgo4AfAFAQAAAExvCAAAADIKTwSDBgEAAABrbxwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgYEIwwBAAAAa28IAAAAMgrGATMLAQAAAE5vCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AG8EVZhsAAAoALgCKAQAAAAAAAAAA1PIYAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) or ![](data:image/x-wmf;base64,183GmgAAAAAAAOAHQAIACQAAAACxWwEACQAAA68BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQALgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+gBwAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wID/uMAAAAAAJABAAAAAgQCABBTeW1ib2wAdss3CgoI+jsAlO4gAICToXaAAaV2WCZmcgQAAAAtAQAACAAAADIKfgFWAwEAAAAoeRwAAAD7AgP+4wAAAAAAkAEAAAACBAIAEFN5bWJvbAB2Y0AKisj5OwCU7iAAgJOhdoABpXZYJmZyBAAAAC0BAQAEAAAA8AEAAAgAAAAyCn4BsAYBAAAAKXkcAAAA+wIz/uMAAAAAAJABAAAAAgQCABBTeW1ib2wAdss3CgsI+jsANO8gAICToXaAAaV2WCZmcgQAAAAtAQAABAAAAPABAQAIAAAAMgrEAUAAAQAAAOl5HAAAAPsCM/7jAAAAAACQAQAAAAIEAgAQU3ltYm9sAHZjQAqLyPk7ADTvIACAk6F2gAGldlgmZnIEAAAALQEBAAQAAADwAQAACAAAADIKxAEbBwEAAAD5eRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgAE8CAAgJOhdoABpXZYJmZyBAAAAC0BAAAEAAAA8AEBAAkAAAAyCuAB7wQDAAAAU1JTZQgAAAAyCuABvAIBAAAAMlIcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4ABPAgAICToXaAAaV2WCZmcgQAAAAtAQEABAAAAPABAAAJAAAAMgqAAbwAAwAAAGxvZ2UcAAAA+wKA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4ABPAgAICToXaAAaV2WCZmcgQAAAAtAQAABAAAAPABAQAIAAAAMgqAAeADAQAAAE5vCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AclgmZnIAAAoALgCKAQAAAAABAAAAHPIgAAQAAAAtAQEABAAAAPABAAADAAAAAAA=) bits, where ![](data:image/x-wmf;base64,183GmgAAAAAAACADQAIBCQAAAABwXwEACQAAA8oAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAIgAxIAAAAmBg8AGgD/////AAAQAAAAwP///6b////gAgAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4ABPAgAICToXaAAaV2BjdmswQAAAAtAQAACQAAADIK4AFbAQMAAABTUlNlHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuAATwIACAk6F2gAGldgY3ZrMEAAAALQEBAAQAAADwAQAACAAAADIKgAFMAAEAAABOUgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtALMGN2azAAAKAC4AigEAAAAAAAAAABzyIAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) is the number of configured SRS resources in the SRS resource set configured by higher layer parameter *srs-ResourceSetToAddModList*, and associated with the higher layer parameter *usage* of value '*codeBook*' or '*nonCodeBook*',

- ![](data:image/x-wmf;base64,183GmgAAAAAAAEAQAAUACQAAAABRSwEACQAAAyYDAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCAAVAEBIAAAAmBg8AGgD/////AAAQAAAAwP///8D///8AEAAAwAQAAAsAAAAmBg8ADABNYXRoVHlwZQAAEAEcAAAA+wLa/oQAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtmoEZkADO4YAICTnHWAAaB1wRVmGwQAAAAtAQAACAAAADIKNwGNBQEAAAB7eRwAAAD7Atr+hAAAAAAAkAEAAAACBAIAEFN5bWJvbAB1LEMKmQgUmQAM7hgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCjcB7gkBAAAAfXkcAAAA+wKA/gAAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtqoEZkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQAABAAAAPABAQAIAAAAMgpgBF0PAQAAAPp5CAAAADIKEgNdDwEAAAD6eQgAAAAyCqIEXQ8BAAAA+nkIAAAAMgqiAV0PAQAAAPl5CAAAADIKYARAAAEAAADqeQgAAAAyChIDQAABAAAA6nkIAAAAMgqiBEAAAQAAAOp5CAAAADIKogFAAAEAAADpeQgAAAAyCowDwQ4BAAAA93kIAAAAMgq4AsEOAQAAAPd5CAAAADIKggTBDgEAAAD4eQgAAAAyCsIBwQ4BAAAA9nkIAAAAMgqMA2MDAQAAAOd5CAAAADIKuAJjAwEAAADneQgAAAAyCoIEYwMBAAAA6HkIAAAAMgrCAWMDAQAAAOZ5CAAAADIKbAMNDgEAAAD3eQgAAAAyCtgCDQ4BAAAA93kIAAAAMgpiBA0OAQAAAPh5CAAAADIK4gENDgEAAAD2eQgAAAAyCmwDYQoBAAAA53kIAAAAMgrYAmEKAQAAAOd5CAAAADIKYgRhCgEAAADoeQgAAAAyCuIBYQoBAAAA5nkcAAAA+wLA/QAAAAAAAJABAAAAAgQCABBTeW1ib2wAdSxDCpoIFJkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQEABAAAAPABAAAIAAAAMgo5A2QGAQAAAOV5HAAAAPsCIP8AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHXbEgrbqBGZALzwGACAk5x1gAGgdcEVZhsEAAAALQEAAAQAAADwAQEACAAAADIKTwQMBwEAAAA9eRwAAAD7AmD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCnABsQgDAAAAU1JTZQkAAAAyCnABcgYDAAAAbWF4ZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBtgcBAAAALGEJAAAAMgo4ASYEAwAAAG1pbmUIAAAAMgpPBIMHAQAAADFpCQAAADIKJgI+DAMAAABTUlNlCAAAADIKQAPSAgEAAAAyUhwAAAD7AoD+AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCuAC1gADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBCggBAAAATm8IAAAAMgo4AfAFAQAAAExvCAAAADIKTwSDBgEAAABrbxwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgYEIwwBAAAAa28IAAAAMgrGATMLAQAAAE5vCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AG8EVZhsAAAoALgCKAQAAAAAAAAAA1PIYAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) bits according to Tables 7.3.1.1.2-28/29/30/31 if the higher layer parameter *txConfig = nonCodebook*, where ![](data:image/x-wmf;base64,183GmgAAAAAAACADQAIBCQAAAABwXwEACQAAA8oAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAIgAxIAAAAmBg8AGgD/////AAAQAAAAwP///6b////gAgAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4ABPAgAICToXaAAaV2BjdmswQAAAAtAQAACQAAADIK4AFbAQMAAABTUlNlHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuAATwIACAk6F2gAGldgY3ZrMEAAAALQEBAAQAAADwAQAACAAAADIKgAFMAAEAAABOUgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtALMGN2azAAAKAC4AigEAAAAAAAAAABzyIAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) is the number of configured SRS resources in the SRS resource set configured by higher layer parameter *srs-ResourceSetToAddModList*, and associated with the higher layer parameter *usage* of value '*nonCodeBook*' and

- if UE supports operation with *maxMIMO-Layers* and the higher layer parameter *maxMIMO-Layers* of *PUSCH-ServingCellConfig* of the serving cell is configured, *Lmax* is given by that parameter

- otherwise, *Lmax* is given by the maximum number of layers for PUSCH supported by the UE for the serving cell for non-codebook based operation.

- ![](data:image/x-wmf;base64,183GmgAAAAAAAOAHQAIACQAAAACxWwEACQAAA68BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQALgBxIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+gBwAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wID/uMAAAAAAJABAAAAAgQCABBTeW1ib2wAdiFGCqYo+jsA7O4gAICToXaAAaV2+0NmDwQAAAAtAQAACAAAADIKfgFWAwEAAAAoeRwAAAD7AgP+4wAAAAAAkAEAAAACBAIAEFN5bWJvbAB20CsKhkj6OwDs7iAAgJOhdoABpXb7Q2YPBAAAAC0BAQAEAAAA8AEAAAgAAAAyCn4BsAYBAAAAKXkcAAAA+wIz/uMAAAAAAJABAAAAAgQCABBTeW1ib2wAdiFGCqco+jsAjO8gAICToXaAAaV2+0NmDwQAAAAtAQAABAAAAPABAQAIAAAAMgrEAUAAAQAAAOl5HAAAAPsCM/7jAAAAAACQAQAAAAIEAgAQU3ltYm9sAHbQKwqHSPo7AIzvIACAk6F2gAGldvtDZg8EAAAALQEBAAQAAADwAQAACAAAADIKxAEbBwEAAAD5eRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgBc8CAAgJOhdoABpXb7Q2YPBAAAAC0BAAAEAAAA8AEBAAkAAAAyCuAB7wQDAAAAU1JTZQgAAAAyCuABvAIBAAAAMlIcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4AXPAgAICToXaAAaV2+0NmDwQAAAAtAQEABAAAAPABAAAJAAAAMgqAAbwAAwAAAGxvZ2UcAAAA+wKA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4AXPAgAICToXaAAaV2+0NmDwQAAAAtAQAABAAAAPABAQAIAAAAMgqAAeADAQAAAE5vCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AD/tDZg8AAAoALgCKAQAAAAABAAAAdPIgAAQAAAAtAQEABAAAAPABAAADAAAAAAA=) bits according to Tables 7.3.1.1.2-32, 7.3.1.1.2-32A and 7.3.1.1.2-32B if the higher layer parameter *txConfig = codebook*, where ![](data:image/x-wmf;base64,183GmgAAAAAAACADQAIBCQAAAABwXwEACQAAA8oAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAIgAxIAAAAmBg8AGgD/////AAAQAAAAwP///6b////gAgAA5gEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4ABPAgAICToXaAAaV2BjdmswQAAAAtAQAACQAAADIK4AFbAQMAAABTUlNlHAAAAPsCgP4AAAAAAACQAQEAAAAEAgAQVGltZXMgTmV3IFJvbWFuAATwIACAk6F2gAGldgY3ZrMEAAAALQEBAAQAAADwAQAACAAAADIKgAFMAAEAAABOUgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtALMGN2azAAAKAC4AigEAAAAAAAAAABzyIAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) is the number of configured SRS resources in the SRS resource set configured by higher layer parameter *srs-ResourceSetToAddModList*, and associated with the higher layer parameter *usage* of value '*codeBook*'.

- Precoding information and number of layers – number of bits determined by the following:

- 0 bits if the higher layer parameter *txConfig = nonCodeBook*;

- 0 bits for 1 antenna port and if the higher layer parameter *txConfig = codebook*;

- 4, 5, or 6 bits according to Table 7.3.1.1.2-2 for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRank*, and *codebookSubset*;

- 4 or 5 bits according to Table 7.3.1.1.2-2A for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission = fullpowerMode1, maxRank=2,* transform precoder is disabled, and according to the values of higher layer parameter *codebookSubset*;

- 4 or 6 bits according to Table 7.3.1.1.2-2B for 4 antenna ports, if *txConfig = codebook, ul-FullPowerTransmission = fullpowerMode1,* *maxRank=3 or 4,* transform precoder is disabled, and according to the values of higher layer parameter *codebookSubset*;

- 2, 4, or 5 bits according to Table 7.3.1.1.2-3 for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRank*, and *codebookSubset*;

- 3 or 4 bits according to Table 7.3.1.1.2-3A for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission = fullpowerMode1*, *maxRank=1*, and according to whether transform precoder is enabled or disabled, and the values of higher layer parameter *codebookSubset*;

- 2 or 4 bits according to Table7.3.1.1.2-4 for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRank* and *codebookSubset*;

- 2 bits according to Table 7.3.1.1.2-4A for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission = fullpowerMode1*, transform precoder is disabled, *maxRank=2*, and *codebookSubset=nonCoherent*;

- 1 or 3 bits according to Table7.3.1.1.2-5 for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRank* and *codebookSubset*;

- 2 bits according to Table 7.3.1.1.2-5A for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission = fullpowerMode1*, *maxRank=1*, and according to whether transform precoder is enabled or disabled, and the values of higher layer parameter *codebookSubset*;

For the higher layer parameter *txConfig=codebook*, if *ul-FullPowerTransmission* is configured to *fullpowerMode2*, maxRank is configured to be larger than 2, and at least one SRS resource with 4 antenna ports is configured in an SRS resource set with usage set to 'codebook' and an SRS resource with 2 antenna ports is indicated via SRI in the same SRS resource set, then Table 7.3.1.1.2-4 is used.

For the higher layer parameter *txConfig = codebook*, if different SRS resources with different number of antenna ports are configured, the bitwidth is determined according to the maximum number of ports in an SRS resource among the configured SRS resources in an SRS resource set with usage set to 'codebook'. If the number of ports for a configured SRS resource in the set is less than the maximum number of ports in an SRS resource among the configured SRS resources, a number of most significant bits with value set to '0' are inserted to the field.

- Antenna ports – number of bits determined by the following

- 2 bits as defined by Tables 7.3.1.1.2-6, if transform precoder is enabled, *dmrs-Type*=1, and *maxLength*=1, except that *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured and π/2 BPSK modulation is used;

- 2 bits as defined by Tables 7.3.1.1.2-6A, if transform precoder is enabled and *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured, π/2 BPSK modulation is used, *dmrs-Type*=1, and *maxLength*=1, where nSCID is the scrambling identity for antenna ports defined in [Clause 6.4.1.1.1.2, TS38.211];

- 4 bits as defined by Tables 7.3.1.1.2-7, if transform precoder is enabled, *dmrs-Type*=1, and *maxLength*=2, except that *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured and π/2 BPSK modulation is used;

- 4 bits as defined by Tables 7.3.1.1.2-7A, if transform precoder is enabled and *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured, π/2 BPSK modulation is used, *dmrs-Type*=1, and *maxLength*=2, where nSCID is the scrambling identity for antenna ports defined in [Clause 6.4.1.1.1.2, TS38.211];

- 3 bits as defined by Tables 7.3.1.1.2-8/9/10/11, if transform precoder is disabled, *dmrs-Type*=1, and *maxLength*=1, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*;

- 4 bits as defined by Tables 7.3.1.1.2-12/13/14/15, if transform precoder is disabled, *dmrs-Type*=1, and *maxLength*=2, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*;

- 4 bits as defined by Tables 7.3.1.1.2-16/17/18/19, if transform precoder is disabled, *dmrs-Type*=2, and *maxLength*=1, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*;

- 5 bits as defined by Tables 7.3.1.1.2-20/21/22/23, if transform precoder is disabled, *dmrs-Type*=2, and *maxLength*=2, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*.

where the number of CDM groups without data of values 1, 2, and 3 in Tables 7.3.1.1.2-6 to 7.3.1.1.2-23 refers to CDM groups {0}, {0,1}, and {0, 1,2} respectively.

If a UE is configured with both *dmrs-UplinkForPUSCH-MappingTypeA* and *dmrs-UplinkForPUSCH-MappingTypeB*, the bitwidth of this field equals ![](data:image/x-wmf;base64,183GmgAAAAAAAAAIgAIBCQAAAACQVAEACQAAAyMCAAACALIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAKAAgAICwAAACYGDwAMAE1hdGhUeXBlAABwABIAAAAmBg8AGgD/////AAAQAAAAwP///6P////ABwAAIwIAAAUAAAAJAgAAAAIFAAAAFAK8AewCHAAAAPsCCf7jAAAAAACQAQAAAAEAAgAQU3ltYm9sAHWrHgqFOHusAGjYGACAk2Z1gAFqdespZu0EAAAALQEAAAkAAAAyCgAAAAABAAAAe3kAAAUAAAAUArwBBwccAAAA+wIJ/uMAAAAAAJABAAAAAQACABBTeW1ib2wAdSwUCpJ4e6wAaNgYAICTZnWAAWp16ylm7QQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAH15AAAFAAAAFAKgAToAHAAAAPsCgP4AAAAAAACQAQAAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdespZu0EAAAALQEAAAQAAADwAQEADQAAADIKAAAAAAQAAABtYXgsJgGoAA0DAAMFAAAAFAIDAmwEHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdespZu0EAAAALQEBAAQAAADwAQAACgAAADIKAAAAAAIAAABBQvgBvAEFAAAAFAKgAbUDHAAAAPsCgP4AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdespZu0EAAAALQEAAAQAAADwAQEACgAAADIKAAAAAAIAAAB4eAICAAOyAAAAJgYPAFkBQXBwc01GQ0MBADIBAAAyAQAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgKCbQACAIJhAAIAgngAAwACAwABAAIAg3gAAwAbAAALAQACAINBAAABAQAKAgCCLAACAIN4AAMAGwAACwEAAgCDQgAAAQEAAAoCAJZ7AAIAln0AAAAAAAoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtAO3rKWbtAAAKAC4AigEAAAAAAQAAAAzfGAAEAAAALQEBAAQAAADwAQAAAwAAAAAA), where ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAQMBHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdRJQZnQEAAAALQEAAAkAAAAyCgAAAAABAAAAQXm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp1ElBmdAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0EAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AdBJQZnQAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) is the "Antenna ports" bitwidth derived according to *dmrs-UplinkForPUSCH-MappingTypeA* and ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAfkAHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqde5PZkwEAAAALQEAAAkAAAAyCgAAAAABAAAAQnm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp17k9mTAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0IAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0ATO5PZkwAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) is the "Antenna ports" bitwidthderived according to *dmrs-UplinkForPUSCH-MappingTypeB*. A number of ![](data:image/x-wmf;base64,183GmgAAAAAAAEAFgAIBCQAAAADQWQEACQAAA+ABAAAEAKsAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAKAAkAFCwAAACYGDwAMAE1hdGhUeXBlAABwABIAAAAmBg8AGgD/////AAAQAAAAwP///6T///8ABQAAJAIAAAgAAAD6AgAAEwAAAAAAAAIEAAAALQEAAAUAAAAUAlwASQAFAAAAEwIkAkkABQAAABQCXADVBAUAAAATAiQC1QQFAAAACQIAAAACBQAAABQCAwJBARwAAAD7AiL/AAAAAAAAkAEBAAAAAAIAEFRpbWVzIE5ldyBSb21hbgDc1BgAgJNmdYABanULMGbpBAAAAC0BAQAKAAAAMgoAAAAAAgAAAEFCvgK8AQUAAAAUAqABigAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp1CzBm6QQAAAAtAQIABAAAAPABAQAKAAAAMgoAAAAAAgAAAHh4yAIAAwUAAAAUAqABLAIcAAAA+wKA/gAAAAAAAJABAAAAAQACABBTeW1ib2wAdTpQCqmghIEA3NQYAICTZnWAAWp1CzBm6QQAAAAtAQEABAAAAPABAgAJAAAAMgoAAAAAAQAAAC14AAOrAAAAJgYPAEsBQXBwc01GQ0MBACQBAAAkAQAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAwAEAwABAAIAg3gAAwAbAAALAQACAINBAAABAQAKAgSGEiItAgCDeAADABsAAAsBAAIAg0IAAAEBAAAKAgCWB+wCAJYI7AAAAAAKAAAAJgYPAAoA/////wEAAAAAAAgAAAD6AgAAAAAAAAAAAAAEAAAALQECABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQAACzBm6QAACgAuAIoBAAAAAP////8M3xgABAAAAC0BAwAEAAAA8AEBAAMAAAAAAA==) zeros are padded in the MSB of this field, if the mapping type of the PUSCH corresponds to the smaller value of ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAQMBHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdRJQZnQEAAAALQEAAAkAAAAyCgAAAAABAAAAQXm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp1ElBmdAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0EAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AdBJQZnQAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) and ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAfkAHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqde5PZkwEAAAALQEAAAkAAAAyCgAAAAABAAAAQnm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp17k9mTAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0IAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0ATO5PZkwAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=).

- SRS request – 2 bits as defined by Table 7.3.1.1.2-24 for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell; 3 bits for UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell where the first bit is the non-SUL/SUL indicator as defined in Table 7.3.1.1.1-1 and the second and third bits are defined by Table 7.3.1.1.2-24. This bit field may also indicate the associated CSI-RS according to Clause 6.1.1.2 of [6, TS 38.214].

- CSI request – 0, 1, 2, 3, 4, 5, or 6 bits determined by higher layer parameter *reportTriggerSize*.

- CBG transmission information (CBGTI) – 0 bit if higher layer parameter *codeBlockGroupTransmission* for PUSCH is not configured or if the number of scheduled PUSCH indicated by the Time domain resource assignment field is larger than 1; otherwise, 2, 4, 6, or 8 bits determined by higher layer parameter *maxCodeBlockGroupsPerTransportBlock* for PUSCH.

- PTRS-DMRS association – number of bits determined as follows

- 0 bit if *PTRS-UplinkConfi*g is not configured in either *dmrs-UplinkForPUSCH-MappingTypeA* or *dmrs-UplinkForPUSCH-MappingTypeB* and transform precoder is disabled, or if transform precoder is enabled, or if *maxRank=1*;

- 2 bits otherwise, where Table 7.3.1.1.2-25 and 7.3.1.1.2-26 are used to indicate the association between PTRS port(s) and DMRS port(s) when one PT-RS port and two PT-RS ports are configured by *maxNrofPorts* in *PTRS-UplinkConfig* respectively, and the DMRS ports are indicated by the Antenna ports field.

If "Bandwidth part indicator" field indicates a bandwidth part other than the active bandwidth part and the "PTRS-DMRS association" field is present for the indicated bandwidth part but not present for the active bandwidth part, the UE assumes the "PTRS-DMRS association" field is not present for the indicated bandwidth part.

- beta\_offset indicator – 0 if the higher layer parameter *betaOffsets = semiStatic*; otherwise 2 bits as defined by Table 9.3-3 in [5, TS 38.213].

When two HARQ-ACK codebooks are configured for the same serving cell and if higher layer parameter *priorityIndicatorDCI-0-1* is configured, if the bit width of the beta\_offset indicator in DCI format 0\_1 for one HARQ-ACK codebook is not equal to that of the beta\_offset indicator in DCI format 0\_1 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller beta\_offset indicator until the bit width of the beta\_offset indicator in DCI format 0\_1 for the two HARQ-ACK codebooks are the same.

- DMRS sequence initialization – 0 bit if transform precoder is enabled; 1 bit if transform precoder is disabled.

- UL-SCH indicator – 0 or 1 bit as follows

- 0 bit if the number of scheduled PUSCH indicated by the Time domain resource assignment field is larger than 1;

- 1 bit otherwise. A value of "1" indicates UL-SCH shall be transmitted on the PUSCH and a value of "0" indicates UL-SCH shall not be transmitted on the PUSCH. Except for DCI format 0\_1 with CRC scrambled by SP-CSI-RNTI, a UE is not expected to receive a DCI format 0\_1 with UL-SCH indicator of "0" and CSI request of all zero(s).

- ChannelAccess-CPext-CAPC – 0, 1, 2, 3, 4, 5 or 6 bits. The bitwidth for this field is determined as bits, where *I* is the number of entries in the higher layer parameter *ul-AccessConfigListDCI-0-1* for operation in a cell with shared spectrum channel access; otherwise 0 bit. One or more entries from Table 7.3.1.1.2-35 are configured by the higher layer parameter *ul-AccessConfigListDCI-0-1.*

- Open-loop power control parameter set indication – 0 or 1 or 2 bits.

- 0 bit if the higher layer parameter *p0-PUSCH-SetList* is not configured;

- 1 or 2 bits otherwise,

- 1 bit if SRS resource indicator is present in the DCI format 0\_1;

- 1 or 2 bits as determined by higher layer parameter *olpc-ParameterSetDCI-0-1* if SRS resource indicator is not present in the DCI format 0\_1.

- Priority indicator – 0 bit if higher layer parameter *priorityIndicatorDCI-0-1* is not configured; otherwise 1 bit as defined in Clause 9 in [5, TS 38.213].

- Invalid symbol pattern indicator – 0 bit if higher layer parameter *invalidSymbolPatternIndicatorDCI-0-1* is not configured; otherwise 1 bit as defined in Clause 6.1.2.1 in [6, TS 38.214].

- Minimum applicable scheduling offset indicator – 0 or 1 bit

- 0 bit if higher layer parameter *minimumSchedulingOffsetK2* is not configured;

- 1 bit if higher layer parameter *minimumSchedulingOffsetK2* is configured. The 1 bit indication is used to determine the minimum applicable K2 for the active UL BWP and the minimum applicable K0 value for the active DL BWP, if configured respectively, according to Table 7.3.1.1.2-33. If the minimum applicable K0 is indicated, the minimum applicable value of the aperiodic CSI-RS triggering offset for an active DL BWP shall be the same as the minimum applicable K0 value.

- SCell dormancy indication – 0 bit if higher layer parameter *dormancyGroupWithinActiveTime* is not configured; otherwise 1, 2, 3, 4 or 5 bits bitmap determined according to higher layer parameter *dormancyGroupWithinActiveTime,* where each bit corresponds to one of the SCell group(s) configured by higher layers parameter *dormancyGroupWithinActiveTime,* with MSB to LSB of the bitmap corresponding to the first to last configured SCell group. The field is only present when this format is carried by PDCCH on the primary cell within DRX Active Time and the UE is configured with at least two DL BWPs for an SCell.

<Unchanged parts are ommited>

**Table 7.3.1.1.2-2: Precoding information and number of layers, for 4 antenna ports, if transform precoder is disabled, *maxRank* = 2 or 3 or 4, and *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower***

|  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- |
| Bit field mapped to index | *codebookSubset* = *fullyAndPartialAndNonCoherent* | Bit field mapped to index | *codebookSubset* = *partialAndNonCoherent* | Bit field mapped to index | *codebookSubset*= *nonCoherent* |
| 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 |
| … | … | … | … | … | … |
| 3 | 1 layer: TPMI=3 | 3 | 1 layer: TPMI=3 | 3 | 1 layer: TPMI=3 |
| 4 | 2 layers: TPMI=0 | 4 | 2 layers: TPMI=0 | 4 | 2 layers: TPMI=0 |
| … | … | … | … | … | … |
| 9 | 2 layers: TPMI=5 | 9 | 2 layers: TPMI=5 | 9 | 2 layers: TPMI=5 |
| 10 | 3 layers: TPMI=0 | 10 | 3 layers: TPMI=0 | 10 | 3 layers: TPMI=0 |
| 11 | 4 layers: TPMI=0 | 11 | 4 layers: TPMI=0 | 11 | 4 layers: TPMI=0 |
| 12 | 1 layer: TPMI=4 | 12 | 1 layer: TPMI=4 | 12-15 | reserved |
| … | … | … | … |  |  |
| 19 | 1 layer: TPMI=11 | 19 | 1 layer: TPMI=11 |  |  |
| 20 | 2 layers: TPMI=6 | 20 | 2 layers: TPMI=6 |  |  |
| … | … | … | … |  |  |
| 27 | 2 layers: TPMI=13 | 27 | 2 layers: TPMI=13 |  |  |
| 28 | 3 layers: TPMI=1 | 28 | 3 layers: TPMI=1 |  |  |
| 29 | 3 layers: TPMI=2 | 29 | 3 layers: TPMI=2 |  |  |
| 30 | 4 layers: TPMI=1 | 30 | 4 layers: TPMI=1 |  |  |
| 31 | 4 layers: TPMI=2 | 31 | 4 layers: TPMI=2 |  |  |
| 32 | 1 layers: TPMI=12 |  |  |  |  |
| … | … |  |  |  |  |
| 47 | 1 layers: TPMI=27 |  |  |  |  |
| 48 | 2 layers: TPMI=14 |  |  |  |  |
| … | … |  |  |  |  |
| 55 | 2 layers: TPMI=21 |  |  |  |  |
| 56 | 3 layers: TPMI=3 |  |  |  |  |
| … | … |  |  |  |  |
| 59 | 3 layers: TPMI=6 |  |  |  |  |
| 60 | 4 layers: TPMI=3 |  |  |  |  |
| 61 | 4 layers: TPMI=4 |  |  |  |  |
| 62-63 | reserved |  |  |  |  |

**Table 7.3.1.1.2-2A: Precoding information and number of layers for 4 antenna ports, if transform precoder is disabled, *maxRank* = 2, and** ***ul-FullPowerTransmission = fullpowerMode1***

|  |  |  |  |
| --- | --- | --- | --- |
| Bit field mapped to index | *codebookSubset* = *partialAndNonCoherent* | Bit field mapped to index | *codebookSubset*= *nonCoherent* |
| 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 |
| … | … | … | … |
| 3 | 1 layer: TPMI=3 | 3 | 1 layer: TPMI=3 |
| 4 | 2 layers: TPMI=0 | 4 | 2 layers: TPMI=0 |
| … | … | … | … |
| 9 | 2 layers: TPMI=5 | 9 | 2 layers: TPMI=5 |
| 10 | 1 layer: TPMI=13 | 10 | 1 layer: TPMI=13 |
| 11 | 2 layer: TPMI=6 | 11 | 2 layer: TPMI=6 |
| 12 | 1 layer: TPMI=4 | 12-15 | Reserved |
| … | … |  |  |
| 20 | 1 layer: TPMI=12 |  |  |
| 21 | 1 layer: TPMI=14 |  |  |
| 22 | 1 layer: TPMI=15 |  |  |
| 23 | 2 layers: TPMI=7 |  |  |
| … | … |  |  |
| 29 | 2 layers: TPMI=13 |  |  |
| 30-31 | Reserved |  |  |

**Table 7.3.1.1.2-2B: Precoding information and number of layers for 4 antenna ports, if transform precoder is disabled, *maxRank* = 3 or 4, and** ***ul-FullPowerTransmission = fullpowerMode1***

|  |  |  |  |
| --- | --- | --- | --- |
| Bit field mapped to index | *codebookSubset* = *partialAndNonCoherent* | Bit field mapped to index | *codebookSubset*= *nonCoherent* |
| 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 |
| … | … | … | … |
| 3 | 1 layer: TPMI=3 | 3 | 1 layer: TPMI=3 |
| 4 | 2 layers: TPMI=0 | 4 | 2 layers: TPMI=0 |
| … | … | … | … |
| 9 | 2 layers: TPMI=5 | 9 | 2 layers: TPMI=5 |
| 10 | 3 layers: TPMI=0 | 10 | 3 layers: TPMI=0 |
| 11 | 4 layers: TPMI=0 | 11 | 4 layers: TPMI=0 |
| 12 | 1 layer: TPMI=13 | 12 | 1 layer: TPMI=13 |
| 13 | 2 layer: TPMI=6 | 13 | 2 layer: TPMI=6 |
| 14 | 3 layer: TPMI=1 | 14 | 3 layer: TPMI=1 |
| 15 | 1 layer: TPMI=4 | 15 | Reserved |
| … | … |  |  |
| 23 | 1 layer: TPMI=12 |  |  |
| 24 | 1 layer: TPMI=14 |  |  |
| 25 | 1 layer: TPMI=15 |  |  |
| 26 | 2 layers: TPMI=7 |  |  |
| … | … |  |  |
| 32 | 2 layers: TPMI=13 |  |  |
| 33 | 3 layers: TPMI=2 |  |  |
| 34 | 4 layers: TPMI=1 |  |  |
| 35 | 4 layers: TPMI=2 |  |  |
| 36-63 | Reserved |  |  |

**Table 7.3.1.1.2-3: Precoding information and number of layers for 4 antenna ports, if transform precoder is enabled and** ***ul-FullPowerTransmission* is either not configured or configured to** ***fullpowerMode2*, or if transform precoder is disabled, *maxRank* = 1, and** ***ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower***

|  |  |  |  |  |  |
| --- | --- | --- | --- | --- | --- |
| Bit field mapped to index | *codebookSubset* = *fullyAndPartialAndNonCoherent* | Bit field mapped to index | *codebookSubset*= *partialAndNonCoherent* | Bit field mapped to index | *codebookSubset*= *nonCoherent* |
| 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 |
| … | … | … | … | … | … |
| 3 | 1 layer: TPMI=3 | 3 | 1 layer: TPMI=3 | 3 | 1 layer: TPMI=3 |
| 4 | 1 layer: TPMI=4 | 4 | 1 layer: TPMI=4 |  |  |
| … | … | … | … |  |  |
| 11 | 1 layer: TPMI=11 | 11 | 1 layer: TPMI=11 |  |  |
| 12 | 1 layers: TPMI=12 | 12-15 | reserved |  |  |
| … | … |  |  |  |  |
| 27 | 1 layers: TPMI=27 |  |  |  |  |
| 28-31 | reserved |  |  |  |  |

**Table 7.3.1.1.2-3A: Precoding information and number of layers for 4 antenna ports, if transform precoder is enabled and** ***ul-FullPowerTransmission = fullpowerMode1*, or if transform precoder is disabled, *maxRank* = 1, and *ul-FullPowerTransmission = fullpowerMode1***

|  |  |  |  |
| --- | --- | --- | --- |
| Bit field mapped to index | *codebookSubset*= *partialAndNonCoherent* | Bit field mapped to index | *codebookSubset*= *nonCoherent* |
| 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 |
| … | … | … | … |
| 3 | 1 layer: TPMI=3 | 3 | 1 layer: TPMI=3 |
| 4 | 1 layer: TPMI=13 | 4 | 1 layer: TPMI=13 |
| 5 | 1 layer: TPMI=4 | 5-7 | Reserved |
| … | … |  |  |
| 13 | 1 layer: TPMI=12 |  |  |
| 14 | 1 layer: TPMI=14 |  |  |
| 15 | 1 layer: TPMI=15 |  |  |

**Table 7.3.1.1.2-4: Precoding information and number of layers, for 2 antenna ports, if transform precoder is disabled, *maxRank* = 2, and *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower***

|  |  |  |  |
| --- | --- | --- | --- |
| Bit field mapped to index | *codebookSubset* = *fullyAndPartialAndNonCoherent* | Bit field mapped to index | *codebookSubset* = *nonCoherent* |
| 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 |
| 2 | 2 layers: TPMI=0 | 2 | 2 layers: TPMI=0 |
| 3 | 1 layer: TPMI=2 | 3 | reserved |
| 4 | 1 layer: TPMI=3 |  |  |
| 5 | 1 layer: TPMI=4 |  |  |
| 6 | 1 layer: TPMI=5 |  |  |
| 7 | 2 layers: TPMI=1 |  |  |
| 8 | 2 layers: TPMI=2 |  |  |
| 9-15 | reserved |  |  |

**Table 7.3.1.1.2-4A: Precoding information and number of layers, for 2 antenna ports, if transform precoder is disabled*, maxRank* = 2, and *ul-FullPowerTransmission = fullpowerMode1***

|  |  |
| --- | --- |
| Bit field mapped to index | *codebookSubset*= *nonCoherent* |
| 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 |
| 2 | 2 layers: TPMI=0 |
| 3 | 1 layer: TPMI=2 |

**Table 7.3.1.1.2-5: Precoding information and number of layers, for 2 antenna ports, if transform precoder is enabled and *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower*, or if transform precoder is disabled, *maxRank* = 1, and and *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower***

|  |  |  |  |
| --- | --- | --- | --- |
| Bit field mapped to index | *codebookSubset* = *fullyAndPartialAndNonCoherent* | Bit field mapped to index | *codebookSubset* = *nonCoherent* |
| 0 | 1 layer: TPMI=0 | 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 | 1 | 1 layer: TPMI=1 |
| 2 | 1 layer: TPMI=2 |  |  |
| 3 | 1 layer: TPMI=3 |  |  |
| 4 | 1 layer: TPMI=4 |  |  |
| 5 | 1 layer: TPMI=5 |  |  |
| 6-7 | reserved |  |  |

**Table 7.3.1.1.2-5A: Precoding information and number of layers, for 2 antenna ports, if transform precoder is enabled and *ul-FullPowerTransmission = fullpowerMode1*, or if transform precoder is disabled*, maxRank* = 1, and *ul-FullPowerTransmission = fullpowerMode1***

|  |  |
| --- | --- |
| Bit field mapped to index | *codebookSubset*= *nonCoherent* |
| 0 | 1 layer: TPMI=0 |
| 1 | 1 layer: TPMI=1 |
| 2 | 1 layer: TPMI=2 |
| 3 | Reserved |

**Table 7.3.1.1.2-6: Antenna port(s), transform precoder is enabled, *dmrs-Type*=1, *maxLength*=1, except that *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured and π/2-BPSK modulation is used**

|  |  |  |
| --- | --- | --- |
| **Value** | **Number of DMRS CDM group(s) without data** | **DMRS port(s)** |
| 0 | 2 | 0 |
| 1 | 2 | 1 |
| 2 | 2 | 2 |
| 3 | 2 | 3 |

**Table 7.3.1.1.2-6A: Antenna port(s), transform precoder is enabled, *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured, π/2-BPSK modulation is used, *dmrs-Type*=1, *maxLength*=1**

|  |  |  |
| --- | --- | --- |
| **Value** | **Number of DMRS CDM group(s) without data** | **DMRS port(s)** |
| 0 | 2 | 0, nSCID= 0 |
| 1 | 2 | 0, nSCID= 1 |
| 2 | 2 | 2, nSCID= 0 |
| 3 | 2 | 2, nSCID= 1 |

**Table 7.3.1.1.2-7: Antenna port(s), transform precoder is enabled, *dmrs-Type*=1, *maxLength*=2, except that *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured and π/2-BPSK modulation is used**

|  |  |  |  |
| --- | --- | --- | --- |
| **Value** | **Number of DMRS CDM group(s) without data** | **DMRS port(s)** | **Number of front-load symbols** |
| 0 | 2 | 0 | 1 |
| 1 | 2 | 1 | 1 |
| 2 | 2 | 2 | 1 |
| 3 | 2 | 3 | 1 |
| 4 | 2 | 0 | 2 |
| 5 | 2 | 1 | 2 |
| 6 | 2 | 2 | 2 |
| 7 | 2 | 3 | 2 |
| 8 | 2 | 4 | 2 |
| 9 | 2 | 5 | 2 |
| 10 | 2 | 6 | 2 |
| 11 | 2 | 7 | 2 |
| 12-15 | Reserved | Reserved | Reserved |

**Table 7.3.1.1.2-7A: Antenna port(s), transform precoder is enabled, *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured, π/2-BPSK modulation is used, *dmrs-Type=1, maxLength=2***

|  |  |  |  |
| --- | --- | --- | --- |
| **Value** | **Number of DMRS CDM group(s) without data** | **DMRS port(s)** | **Number of front-load symbols** |
| 0 | 2 | 0, nSCID= 0 | 1 |
| 1 | 2 | 0, nSCID= 1 | 1 |
| 2 | 2 | 2, nSCID= 0 | 1 |
| 3 | 2 | 2, nSCID= 1 | 1 |
| 4 | 2 | 0, nSCID= 0 | 2 |
| 5 | 2 | 0, nSCID= 1 | 2 |
| 6 | 2 | 2, nSCID= 0 | 2 |
| 7 | 2 | 2, nSCID= 1 | 2 |
| 8 | 2 | 4, nSCID= 0 | 2 |
| 9 | 2 | 4, nSCID= 1 | 2 |
| 10 | 2 | 6, nSCID= 0 | 2 |
| 11 | 2 | 6, nSCID= 1 | 2 |
| 12-15 | Reserved | Reserved | Reserved |

<Unchanged parts are ommited>

**Table 7.3.1.1.2-32: SRI indication for codebook based PUSCH transmission, if *ul-FullPowerTransmission* is not configured, or *ul-FullPowerTransmission = fullpowerMode1, or ul-FullPowerTransmission = fullpowerMode2, or ul-FullPowerTransmission = fullpower* and**

|  |  |
| --- | --- |
| Bit field mapped to index | SRI(s), |
| 0 | 0 |
| 1 | 1 |

**Table 7.3.1.1.2-32A: SRI indication for codebook based PUSCH transmission, if *ul-FullPowerTransmission = fullpowerMode2* and**

|  |  |
| --- | --- |
| Bit field mapped to index | SRI(s), |
| 0 | 0 |
| 1 | 1 |
| 2 | 2 |
| 3 | Reserved |

**Table 7.3.1.1.2-32B: SRI indication for codebook based PUSCH transmission, if *ul-FullPowerTransmission = fullpowerMode2* and**

|  |  |
| --- | --- |
| Bit field mapped to index | SRI(s), |
| 0 | 0 |
| 1 | 1 |
| 2 | 2 |
| 3 | 3 |

<Unchanged parts are ommited>

**Table 7.3.1.1.2-35: Allowed entries for DCI format 0\_1, configured by higher layer parameter *ul-AccessConfigListDCI-0-1***

|  |  |  |  |
| --- | --- | --- | --- |
| **Entry index** | **Channel Access Type** | **The CP extension T\_"ext" index defined in Clause 5.3.1 of [4, 38.211]** | **CAPC** |
| 0 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 1 |
| 1 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 2 |
| 2 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 3 |
| 3 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 4 |
| 4 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 1 |
| 5 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 2 |
| 6 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 3 |
| 7 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 4 |
| 8 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 1 |
| 9 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 2 |
| 10 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 3 |
| 11 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 | 4 |
| 12 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 1 |
| 13 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 2 |
| 14 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 3 |
| 15 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 | 4 |
| 16 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 0 | 1 |
| 17 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 0 | 2 |
| 18 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 0 | 3 |
| 19 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 0 | 4 |
| 20 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 1 | 1 |
| 21 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 1 | 2 |
| 22 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 1 | 3 |
| 23 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 1 | 4 |
| 24 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 3 | 1 |
| 25 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 3 | 2 |
| 26 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 3 | 3 |
| 27 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 3 | 4 |
| 28 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 0 | 1 |
| 29 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 0 | 2 |
| 30 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 0 | 3 |
| 31 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 0 | 4 |
| 32 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 1 | 1 |
| 33 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 1 | 2 |
| 34 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 1 | 3 |
| 35 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 1 | 4 |
| 36 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 2 | 1 |
| 37 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 2 | 2 |
| 38 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 2 | 3 |
| 39 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 2 | 4 |
| 40 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 3 | 1 |
| 41 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 3 | 2 |
| 42 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 3 | 3 |
| 43 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 3 | 4 |

<Unchanged parts are ommited>

##### 7.3.1.1.3 Format 0\_2

DCI format 0\_2 is used for the scheduling of PUSCH in one cell.

The following information is transmitted by means of the DCI format 0\_2 with CRC scrambled by C-RNTI or CS-RNTI or SP-CSI-RNTI or MCS-C-RNTI:

- Identifier for DCI formats – 1 bit

- The value of this bit field is always set to 0, indicating an UL DCI format

- Carrier indicator – 0, 1, 2 or 3 bits determined by higher layer parameter *carrierIndicatorSizeDCI-0-2*, as defined in Clause 10.1 of [5, TS38.213].

- UL/SUL indicator – 0 bit for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell or UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell but only one carrier in the cell is configured for PUSCH transmission; otherwise, 1 bit as defined in Table 7.3.1.1.1-1.

- Bandwidth part indicator – 0, 1 or 2 bits as determined by the number of UL BWPs configured by higher layers, excluding the initial UL bandwidth part. The bitwidth for this field is determined as bits, where

- if , in which case the bandwidth part indicator is equivalent to the ascending order of the higher layer parameter *BWP-Id*;

- otherwise , in which case the bandwidth part indicator is defined in Table 7.3.1.1.2-1;

If a UE does not support active BWP change via DCI, the UE ignores this bit field.

- Frequency domain resource assignment – number of bits determined by the following:

- bits if only resource allocation type 0 is configured, where is defined in Clause 6.1.2.2.1 of [6, TS 38.214]

- bits if only resource allocation type 1 is configured, or bits if both resource allocation type 0 and 1 are configured, where is the size of the active UL bandwidth part, is defined as in clause 4.4.4.4 of [4, TS 38.211] and is given by higher layer parameter *resourceAllocationType1GranularityDCI-0-2.* If the higher layer parameter *resourceAllocationType1GranularityDCI-0-2* is not configured, is equal to 1.

- If both resource allocation type 0 and 1 are configured, the MSB bit is used to indicate resource allocation type 0 or resource allocation type 1, where the bit value of 0 indicates resource allocation type 0 and the bit value of 1 indicates resource allocation type 1.

- For resource allocation type 0, the LSBs provide the resource allocation as defined in Clause 6.1.2.2.1 of [6, TS 38.214].

- For resource allocation type 1, the LSBs provide the resource allocation as follows:

- For PUSCH hopping with resource allocation type 1:

- MSB bits are used to indicate the frequency offset according to Clause 6.3 of [6, TS 38.214], where if the higher layer parameter *frequencyHoppingOffsetListsDCI-0-2* contains two offset values and if the higher layer parameter *frequencyHoppingOffsetListsDCI-0-2* contains four offset values

- bits provides the frequency domain resource allocation according to Clause 6.1.2.2.2 of [6, TS 38.214]

- For non-PUSCH hopping with resource allocation type 1:

- bits provides the frequency domain resource allocation according to Clause 6.1.2.2.2 of [6, TS 38.214]

If "Bandwidth part indicator" field indicates a bandwidth part other than the active bandwidth part and if both resource allocation type 0 and 1 are configured for the indicated bandwidth part, the UE assumes resource allocation type 0 for the indicated bandwidth part if the bitwidth of the "Frequency domain resource assignment" field of the active bandwidth part is smaller than the bitwidth of the "Frequency domain resource assignment" field of the indicated bandwidth part.

- Time domain resource assignment – 0, 1, 2, 3, 4, 5 or 6 bits as defined in Clause 6.1.2.1 of [6, TS38.214]. The bitwidth for this field is determined as bits, where *I* is the number of entries in the higher layer parameter *pusch-TimeDomainAllocationListDCI-0-2* if the higher layer parameter is configured, or *I* is the number of entries in the higher layer parameter *PUSCH-TimeDomainResourceAllocationList* if the higher layer parameter *PUSCH-TimeDomainResourceAllocationList* is configured and the higher layer parameter *pusch-TimeDomainAllocationListDCI-0-2* is not configured; otherwise *I* is the number of entries in the default table*.*

- Frequency hopping flag – 0 or 1 bit:

- 0 bit if the higher layer parameter *frequencyHoppingDCI-0-2* is not configured;

- 1 bit according to Table 7.3.1.1.1-3 otherwise, only applicable to resource allocation type 1, as defined in Clause 6.3 of [6, TS 38.214].

- Modulation and coding scheme –5 bits as defined in Clause 6.1.4.1 of [6, TS 38.214]

- New data indicator – 1 bit

- Redundancy version – 0, 1 or 2 bits determined by higher layer parameter *numberOfBitsForRV-DCI-0-2*

- If 0 bit is configured, *rvid* to be applied is 0;

- 1 bit according to Table 7.3.1.2.3-1;

- 2 bits according to Table 7.3.1.1.1-2.

- HARQ process number – 0, 1, 2, 3 or 4 bits determined by higher layer parameter *harq-ProcessNumberSizeDCI-0-2*

- Downlink assignment index – 0, 1, 2 or 4 bits

- 0 bit if the higher layer parameter *downlinkAssignmentIndexDCI-0-2* is not configured;

- 1, 2 or 4 bits otherwise,

- 1st downlink assignment index – 1 or 2 bits:

- 1 bit for semi-static HARQ-ACK codebook;

- 2 bits for dynamic HARQ-ACK codebook.

- 2nd downlink assignment index – 0 or 2 bits

- 2 bits for dynamic HARQ-ACK codebook with two HARQ-ACK sub-codebooks;

- 0 bit otherwise.

When two HARQ-ACK codebooks are configured for the same serving cell and if higher layer parameter *priorityIndicatorDCI-0-2* is configured, if the bit width of the Downlink assignment index in DCI format 0\_2 for one HARQ-ACK codebook is not equal to that of the Downlink assignment index in DCI format 0\_2 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller Downlink assignment index until the bit width of the Downlink assignment index in DCI format 0\_2 for the two HARQ-ACK codebooks are the same.

- TPC command for scheduled PUSCH – 2 bits as defined in Clause 7.1.1 of [5, TS38.213]

- SRS resource indicator –![](data:image/x-wmf;base64,183GmgAAAAAAAEAQAAUACQAAAABRSwEACQAAAyYDAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCAAVAEBIAAAAmBg8AGgD/////AAAQAAAAwP///8D///8AEAAAwAQAAAsAAAAmBg8ADABNYXRoVHlwZQAAEAEcAAAA+wLa/oQAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtmoEZkADO4YAICTnHWAAaB1wRVmGwQAAAAtAQAACAAAADIKNwGNBQEAAAB7eRwAAAD7Atr+hAAAAAAAkAEAAAACBAIAEFN5bWJvbAB1LEMKmQgUmQAM7hgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCjcB7gkBAAAAfXkcAAAA+wKA/gAAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtqoEZkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQAABAAAAPABAQAIAAAAMgpgBF0PAQAAAPp5CAAAADIKEgNdDwEAAAD6eQgAAAAyCqIEXQ8BAAAA+nkIAAAAMgqiAV0PAQAAAPl5CAAAADIKYARAAAEAAADqeQgAAAAyChIDQAABAAAA6nkIAAAAMgqiBEAAAQAAAOp5CAAAADIKogFAAAEAAADpeQgAAAAyCowDwQ4BAAAA93kIAAAAMgq4AsEOAQAAAPd5CAAAADIKggTBDgEAAAD4eQgAAAAyCsIBwQ4BAAAA9nkIAAAAMgqMA2MDAQAAAOd5CAAAADIKuAJjAwEAAADneQgAAAAyCoIEYwMBAAAA6HkIAAAAMgrCAWMDAQAAAOZ5CAAAADIKbAMNDgEAAAD3eQgAAAAyCtgCDQ4BAAAA93kIAAAAMgpiBA0OAQAAAPh5CAAAADIK4gENDgEAAAD2eQgAAAAyCmwDYQoBAAAA53kIAAAAMgrYAmEKAQAAAOd5CAAAADIKYgRhCgEAAADoeQgAAAAyCuIBYQoBAAAA5nkcAAAA+wLA/QAAAAAAAJABAAAAAgQCABBTeW1ib2wAdSxDCpoIFJkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQEABAAAAPABAAAIAAAAMgo5A2QGAQAAAOV5HAAAAPsCIP8AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHXbEgrbqBGZALzwGACAk5x1gAGgdcEVZhsEAAAALQEAAAQAAADwAQEACAAAADIKTwQMBwEAAAA9eRwAAAD7AmD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCnABsQgDAAAAU1JTZQkAAAAyCnABcgYDAAAAbWF4ZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBtgcBAAAALGEJAAAAMgo4ASYEAwAAAG1pbmUIAAAAMgpPBIMHAQAAADFpCQAAADIKJgI+DAMAAABTUlNlCAAAADIKQAPSAgEAAAAyUhwAAAD7AoD+AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCuAC1gADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBCggBAAAATm8IAAAAMgo4AfAFAQAAAExvCAAAADIKTwSDBgEAAABrbxwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgYEIwwBAAAAa28IAAAAMgrGATMLAQAAAE5vCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AG8EVZhsAAAoALgCKAQAAAAAAAAAA1PIYAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) or bits, where is the number of configured SRS resources in the SRS resource set configured by higher layer parameter *srs-ResourceSetToAddModListDCI-0-2*, and associated with the higher layer parameter *usage* of value '*codeBook*' or '*nonCodeBook*',

- ![](data:image/x-wmf;base64,183GmgAAAAAAAEAQAAUACQAAAABRSwEACQAAAyYDAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCAAVAEBIAAAAmBg8AGgD/////AAAQAAAAwP///8D///8AEAAAwAQAAAsAAAAmBg8ADABNYXRoVHlwZQAAEAEcAAAA+wLa/oQAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtmoEZkADO4YAICTnHWAAaB1wRVmGwQAAAAtAQAACAAAADIKNwGNBQEAAAB7eRwAAAD7Atr+hAAAAAAAkAEAAAACBAIAEFN5bWJvbAB1LEMKmQgUmQAM7hgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCjcB7gkBAAAAfXkcAAAA+wKA/gAAAAAAAJABAAAAAgQCABBTeW1ib2wAddsSCtqoEZkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQAABAAAAPABAQAIAAAAMgpgBF0PAQAAAPp5CAAAADIKEgNdDwEAAAD6eQgAAAAyCqIEXQ8BAAAA+nkIAAAAMgqiAV0PAQAAAPl5CAAAADIKYARAAAEAAADqeQgAAAAyChIDQAABAAAA6nkIAAAAMgqiBEAAAQAAAOp5CAAAADIKogFAAAEAAADpeQgAAAAyCowDwQ4BAAAA93kIAAAAMgq4AsEOAQAAAPd5CAAAADIKggTBDgEAAAD4eQgAAAAyCsIBwQ4BAAAA9nkIAAAAMgqMA2MDAQAAAOd5CAAAADIKuAJjAwEAAADneQgAAAAyCoIEYwMBAAAA6HkIAAAAMgrCAWMDAQAAAOZ5CAAAADIKbAMNDgEAAAD3eQgAAAAyCtgCDQ4BAAAA93kIAAAAMgpiBA0OAQAAAPh5CAAAADIK4gENDgEAAAD2eQgAAAAyCmwDYQoBAAAA53kIAAAAMgrYAmEKAQAAAOd5CAAAADIKYgRhCgEAAADoeQgAAAAyCuIBYQoBAAAA5nkcAAAA+wLA/QAAAAAAAJABAAAAAgQCABBTeW1ib2wAdSxDCpoIFJkAvPAYAICTnHWAAaB1wRVmGwQAAAAtAQEABAAAAPABAAAIAAAAMgo5A2QGAQAAAOV5HAAAAPsCIP8AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHXbEgrbqBGZALzwGACAk5x1gAGgdcEVZhsEAAAALQEAAAQAAADwAQEACAAAADIKTwQMBwEAAAA9eRwAAAD7AmD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCnABsQgDAAAAU1JTZQkAAAAyCnABcgYDAAAAbWF4ZRwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBtgcBAAAALGEJAAAAMgo4ASYEAwAAAG1pbmUIAAAAMgpPBIMHAQAAADFpCQAAADIKJgI+DAMAAABTUlNlCAAAADIKQAPSAgEAAAAyUhwAAAD7AoD+AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAkAAAAyCuAC1gADAAAAbG9nZRwAAAD7AiD/AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAAAEAAAA8AEBAAgAAAAyCjgBCggBAAAATm8IAAAAMgo4AfAFAQAAAExvCAAAADIKTwSDBgEAAABrbxwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgC88BgAgJOcdYABoHXBFWYbBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgYEIwwBAAAAa28IAAAAMgrGATMLAQAAAE5vCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AG8EVZhsAAAoALgCKAQAAAAAAAAAA1PIYAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) bits according to Tables 7.3.1.1.2-28/29/30/31 if the higher layer parameter *txConfig = nonCodebook*, where is the number of configured SRS resources in the SRS resource set configured by higher layer parameter *srs-ResourceSetToAddModListDCI-0-2*, and associated with the higher layer parameter *usage* of value '*nonCodeBook*' and

- if UE supports operation with *maxMIMO-LayersDCI-0-2* and the higher layer parameter *maxMIMO-LayersDCI-0-2* of *PUSCH-ServingCellConfig* of the serving cell is configured, *Lmax* is given by that parameter

- otherwise, *Lmax* is given by the maximum number of layers for PUSCH supported by the UE for the serving cell for non-codebook based operation.

- bits according to Tables 7.3.1.1.2-32 if the higher layer parameter *txConfig = codebook*, where is the number of configured SRS resources in the SRS resource set configured by higher layer parameter *srs-ResourceSetToAddModListDCI-0-2*, and associated with the higher layer parameter *usage* of value '*codeBook*'.

- Precoding information and number of layers – number of bits determined by the following:

- 0 bits if the higher layer parameter *txConfig = nonCodeBook*;

- 0 bits for 1 antenna port and if the higher layer parameter *txConfig = codebook*;

- 4, 5, or 6 bits according to Table 7.3.1.1.2-2 for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRankDCI-0-2* , and *codebookSubsetDCI-0-2*;

- 4 or 5 bits according to Table 7.3.1.1.2-2A for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission =fullpowerMode1,* the values of higher layer parameters *maxRankDCI-0-2=2,* transform precoder is disabled, and according to the value of higher layer parameter *codebookSubsetDCI-0-2*;

- 4 or 6 bits according to Table 7.3.1.1.2-2B for 4 antenna ports, if *txConfig = codebook, ul-FullPowerTransmission =fullpowerMode1,* the values of higher layer parameters *maxRankDCI-0-2=3 or 4,* transform precoder is disabled, and according to the value of higher layer parameter *codebookSubsetDCI-0-2*;

- 2, 4, or 5 bits according to Table 7.3.1.1.2-3 for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRankDCI-0-2*, and *codebookSubsetDCI-0-2*;

- 3 or 4 bits according to Table 7.3.1.1.2-3A for 4 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission =fullpowerMode1*, *maxRankDCI-0-2=1*, and according to whether transform precoder is enabled or disabled, and the value of higher layer parameter *codebookSubsetDCI-0-2*;

- 2 or 4 bits according to Table7.3.1.1.2-4 for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRankDCI-0-2* and *codebookSubsetDCI-0-2*;

- 2 bits according to Table 7.3.1.1.2-4A for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission =fullpowerMode1*, transform precoder is disabled, the *maxRankDCI-0-2=2*, and *codebookSubsetDCI-0-2=nonCoherent*;

- 1 or 3 bits according to Table7.3.1.1.2-5 for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission* is not configured or configured to *fullpowerMode2* or configured to *fullpower,* and according to whether transform precoder is enabled or disabled, and the values of higher layer parameters *maxRankDCI-0-2* and *codebookSubsetDCI-0-2*;

- 2 bits according to Table 7.3.1.1.2-5A for 2 antenna ports, if *txConfig = codebook,* *ul-FullPowerTransmission =fullpowerMode1*, *maxRankDCI-0-2=1*, and according to whether transform precoder is enabled or disabled, and the value of higher layer parameter *codebookSubsetDCI-0-2*.

For the higher layer parameter *txConfig=codebook*, if *ul-FullPowerTransmission* is configured to *fullpowerMode2*, the values of higher layer parameters *maxRankDCI-0-2* is configured to be larger than 2, and at least one SRS resource with 4 antenna ports is configured in an SRS resource set with usage set to 'codebook' and an SRS resource with 2 antenna ports is indicated via SRI in the same SRS resource set, then Table 7.3.1.1.2-4 is used.

For the higher layer parameter *txConfig = codebook*, if different SRS resources with different number of antenna ports are configured, the bitwidth is determined according to the maximum number of ports in an SRS resource among the configured SRS resources in an SRS resource set with usage set to 'codebook'. If the number of ports for a configured SRS resource in the set is less than the maximum number of ports in an SRS resource among the configured SRS resources, a number of most significant bits with value set to '0' are inserted to the field.

- Antenna ports – number of bits determined by the following:

- 0 bit if higher layer parameter *antennaPortsFieldPresenceDCI-0-2* is notconfigured;

- 2, 3, 4, or 5 bits otherwise,

- 2 bits as defined by Tables 7.3.1.1.2-6, if transform precoder is enabled, *dmrs-Type*=1, and *maxLength*=1, except that *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured and π/2 BPSK modulation is used;

- 2 bits as defined by 7.3.1.1.2-6A, if transform precoder is enabled, and *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured, π/2 BPSK modulation is used, *dmrs-Type*=1, and *maxLength*=1, where nSCID is the scrambling identity for antenna ports defined in Clause 6.4.1.1.1.2, in [4, TS38.211];

- 4 bits as defined by Tables 7.3.1.1.2-7, if transform precoder is enabled, *dmrs-Type*=1, and *maxLength*=2, except that *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured and π/2 BPSK modulation is used;

- 4 bits as defined by Tables 7.3.1.1.2-7A, if transform precoder is enabled, and *dmrs-UplinkTransformPrecoding* and *tp-pi2BPSK* are both configured, π/2 BPSK modulation is used, *dmrs-Type*=1, and *maxLength*=2, where *nSCID* is the scrambling identity for antenna ports defined in Clause 6.4.1.1.1.2, in [4, TS38.211];

- 3 bits as defined by Tables 7.3.1.1.2-8/9/10/11, if transform precoder is disabled, *dmrs-Type*=1, and *maxLength*=1, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*;

- 4 bits as defined by Tables 7.3.1.1.2-12/13/14/15, if transform precoder is disabled, *dmrs-Type*=1, and *maxLength*=2, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*;

- 4 bits as defined by Tables 7.3.1.1.2-16/17/18/19, if transform precoder is disabled, *dmrs-Type*=2, and *maxLength*=1, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*;

- 5 bits as defined by Tables 7.3.1.1.2-20/21/22/23, if transform precoder is disabled, *dmrs-Type*=2, and *maxLength*=2, and the value of rank is determined according to the SRS resource indicator field if the higher layer parameter *txConfig = nonCodebook* and according to the Precoding information and number of layers field if the higher layer parameter *txConfig = codebook*.

where the number of CDM groups without data of values 1, 2, and 3 in Tables 7.3.1.1.2-6 to 7.3.1.1.2-23 refers to CDM groups {0}, {0,1}, and {0, 1,2} respectively.

If a UE is configured with both *dmrs-UplinkForPUSCH-MappingTypeA-DCI-0-2* and *dmrs-UplinkForPUSCH-MappingTypeB-DCI-0-2* and is configured with *antennaPortsFieldPresenceDCI-0-2*, the bitwidth of this field equals , where is the "Antenna ports" bitwidth derived according to *dmrs-UplinkForPUSCH-MappingTypeA-DCI-0-2* and is the "Antenna ports" bitwidthderived according to *dmrs-UplinkForPUSCH-MappingTypeB-DCI-0-2*. A number of zeros are padded in the MSB of this field, if the mapping type of the PUSCH corresponds to the smaller value of and .

If a UE is not configured with higher layer parameter *antennaPortsFieldPresenceDCI-0-2,* antenna port(s) are defined assuming bit field index value 0 in Tables 7.3.1.1.2-6 to 7.3.1.1.2-23.

- SRS request – 0, 1, 2 or 3 bits

- 0 bit if the higher layer parameter *srs-RequestDCI-0-2* is not configured;

- 1 bit as defined by Table 7.3.1.1.3-1 if higher layer parameter *srs-RequestDCI-0-2 = 1* and for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell;

- 2 bits if higher layer parameter *srs-RequestDCI-0-2 = 1* and for UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell, where the first bit is the non-SUL/SUL indicator as defined in Table 7.3.1.1.1-1 and the second bit is defined by Table 7.3.1.1.3-1;

- 2 bits as defined by Table 7.3.1.1.2-24 if higher layer parameter *srs-RequestDCI-0-2 = 2* and for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell;

- 3 bits if higher layer parameter *srs-RequestDCI-0-2 = 2* and for UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell, where the first bit is the non-SUL/SUL indicator as defined in Table 7.3.1.1.1-1 and the second and third bits are defined by Table 7.3.1.1.2-24;

- CSI request – 0, 1, 2, 3, 4, 5, or 6 bits determined by higher layer parameter *reportTriggerSizeDCI-0-2*.

- PTRS-DMRS association – number of bits determined as follows

- 0 bit if *PTRS-UplinkConfi*g is not configured in either *dmrs-UplinkForPUSCH-MappingTypeA* or *dmrs-UplinkForPUSCH-MappingTypeB* and transform precoder is disabled, or if transform precoder is enabled, or if *maxRankDCI-0-2=1*;

- 2 bits otherwise, where Table 7.3.1.1.2-25 and 7.3.1.1.2-26 are used to indicate the association between PTRS port(s) and DMRS port(s) when one PT-RS port and two PT-RS ports are configured by *maxNrofPorts* in *PTRS-UplinkConfig* respectively, and the DMRS ports are indicated by the Antenna ports field.

If "Bandwidth part indicator" field indicates a bandwidth part other than the active bandwidth part and the "PTRS-DMRS association" field is present for the indicated bandwidth part but not present for the active bandwidth part, the UE assumes the "PTRS-DMRS association" field is not present for the indicated bandwidth part.

- beta\_offset indicator – 0 bit if the higher layer parameter *betaOffsets = semiStatic*; otherwise 1 bit if 2 offset indexes are configured by higher layer parameter *dynamicDCI-0-2* as defined by Table 9.3-3A in [5, TS 38.213], and 2 bits if 4 offset indexes are configured by higher layer parameter *dynamicDCI-0-2* as defined by Table 9.3-3 in [5, TS 38.213].

When two HARQ-ACK codebooks are configured for the same serving cell and if higher layer parameter *priorityIndicatorDCI-0-2* is configured, if the bit width of the beta\_offset indicator in DCI format 0\_2 for one HARQ-ACK codebook is not equal to that of the beta\_offset indicator in DCI format 0\_2 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller beta\_offset indicator until the bit width of the beta\_offset indicator in DCI format 0\_2 for the two HARQ-ACK codebooks are the same.

- DMRS sequence initialization – 0 or 1 bit

- 0 bit if the higher layer parameter *dmrs-SequenceInitializationDCI-0-2* is not configured or if transform precoder is enabled;

- 1 bit if transform precoder is disabled and the higher layer parameter *dmrs-SequenceInitializationDCI-0-2* is configured.

- UL-SCH indicator – 1 bit. A value of "1" indicates UL-SCH shall be transmitted on the PUSCH and a value of "0" indicates UL-SCH shall not be transmitted on the PUSCH. Except for DCI format 0\_2 with CRC scrambled by SP-CSI-RNTI, a UE is not expected to receive a DCI format 0\_2 with UL-SCH indicator of "0" and CSI request of all zero(s).

- Open-loop power control parameter set indication – 0 or 1 or 2 bits.

- 0 bit if the higher layer parameter *p0-PUSCH-SetList* is not configured;

- 1 or 2 bits otherwise,

- 1 bit if SRS resource indicator is present in the DCI format 0\_2;

- 1 or 2 bits as determined by higher layer parameter *olpc-ParameterSetDCI-0-2* if SRS resource indicator is not present in the DCI format 0\_2;

- Priority indicator – 0 bit if higher layer parameter *priorityIndicatorDCI-0-2* is not configured; otherwise 1 bit as defined in Clause 9 in [5, TS 38.213].

- Invalid symbol pattern indicator – 0 bit if higher layer parameter *invalidSymbolPatternIndicatorDCI-0-2* is not configured; otherwise 1 bit as defined in Clause 6.1.2.1 in [6, TS 38.214].

A UE does not expect that the bit width of a field in DCI format 0\_2 with CRC scrambled by CS-RNTI is larger than corresponding bit width of same field in DCI format 0\_2 with CRC scrambled by C-RNTI for the same serving cell. If the bit width of a field in the DCI format 0\_2 with CRC scrambled by CS-RNTI is not equal to that of the corresponding field in the DCI format 0\_2 with CRC scrambled by C-RNTI for the same serving cell, a number of most significant bits with value set to '0' are inserted to the field in DCI format 0\_2 with CRC scrambled by CS-RNTI until the bit width equals that of the corresponding field in the DCI format 0\_2 with CRC scrambled by C-RNTI for the same serving cell.

Table 7.3.1.1.3-1: 1 bit SRS request in DCI format 0\_2 and DCI format 1\_2

|  |  |
| --- | --- |
| Value of SRS request field | Triggered aperiodic SRS resource set(s) for DCI format 0\_2 and 1\_2 |
| 0 | No aperiodic SRS resource set triggered |
| 1 | SRS resource set(s) configured with higher layer parameter *aperiodicSRS-ResourceTrigger* set to 1 or an entry in *aperiodicSRS-ResourceTriggerList* set to 1 |

<Unchanged parts are ommited>

7.3.1.2.1 Format 1\_0

<Unchanged parts are ommited>

The following information is transmitted by means of the DCI format 1\_0 with CRC scrambled by RA-RNTI or MsgB-RNTI:

- Frequency domain resource assignment –![](data:image/x-wmf;base64,183GmgAAAAAAAAAUwAIACQAAAADRSAEACQAAA+4BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCwAIAFBIAAAAmBg8AGgD/////AAAQAAAAwP///6T////AEwAAZAIAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wLS/eMAAAAAAJABAAAAAgQCABBTeW1ib2wAdds4ChigrYoALOhGAICTEXWAARV1V0hmhAQAAAAtAQAACAAAADIKQQJAAAEAAADpeRwAAAD7AtL94wAAAAAAkAEAAAACBAIAEFN5bWJvbAB1YEQKxACuigAs6EYAgJMRdYABFXVXSGaEBAAAAC0BAQAEAAAA8AEAAAgAAAAyCkECxBIBAAAA+XkcAAAA+wKA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A/OhGAICTEXWAARV1V0hmhAQAAAAtAQAABAAAAPABAQAIAAAAMgoAAjgSAQAAACl5CAAAADIKAAJ4EQEAAAAyeQgAAAAyCgACyhABAAAAL3kIAAAAMgoAAhAQAQAAACl5CAAAADIKAAJuDwEAAAAxeQgAAAAyCgACwwgBAAAAKHkIAAAAMgoAAlsDAQAAACh5CQAAADIKAAKoAAMAAABsb2dlHAAAAPsCIP8AAAAAAACQAQAAAAAEAgAQVGltZXMgTmV3IFJvbWFuAPzoRgCAkxF1gAEVdVdIZoQEAAAALQEBAAQAAADwAQAACQAAADIKVAEODAMAAABCV1BlCQAAADIKVAGmCgMAAABETCxlCAAAADIKYAKFCgIAAABSQgkAAAAyClQBpgYDAAAAQldQZQkAAAAyClQBPgUDAAAAREwsZQgAAAAyCmACHQUCAAAAUkIIAAAAMgpgArQCAQAAADJCHAAAAPsCgP4AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHXbOAoaoK2KAPzoRgCAkxF1gAEVdVdIZoQEAAAALQEAAAQAAADwAQEACAAAADIKAAJzDgEAAAArQhwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgD86EYAgJMRdYABFXVXSGaEBAAAAC0BAQAEAAAA8AEAAAgAAAAyCgACXwkBAAAATkIIAAAAMgoAAvcDAQAAAE5CCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AhFdIZoQAAAoAOACKAQAAAAAAAAAAFOtGAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) bits

- ![](data:image/x-wmf;base64,183GmgAAAAAAACAFQAIACQAAAABxWQEACQAAA9sAAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAIgBRIAAAAmBg8AGgD/////AAAQAAAAwP///7f////gBAAA9wEAAAsAAAAmBg8ADABNYXRoVHlwZQAAUAAcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A/OhGAICTEXWAARV17xJm0QQAAAAtAQAACQAAADIK9AD7AgMAAABCV1BlCQAAADIK9ACTAQMAAABETCxlCAAAADIKAAJyAQIAAABSQhwAAAD7AoD+AAAAAAAAkAEBAAAABAIAEFRpbWVzIE5ldyBSb21hbgD86EYAgJMRdYABFXXvEmbRBAAAAC0BAQAEAAAA8AEAAAgAAAAyCqABTAABAAAATkIKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQDR7xJm0QAACgA4AIoBAAAAAAAAAAAU60YABAAAAC0BAAAEAAAA8AEBAAMAAAAAAA==) is the size of CORESET 0 if CORESET 0 is configured for the cell and ![](data:image/x-wmf;base64,183GmgAAAAAAAAAFYAIACQAAAABxWQEACQAAA7MBAAACAKQAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJgAgAFCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///7X////ABAAAFQIAAAUAAAAJAgAAAAIFAAAAFAL0AIEBHAAAAPsCIv8AAAAAAACQAQAAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdSsxZvcEAAAALQEAABAAAAAyCgAAAAAGAAAAREwsQldQnwCDADcAkQDQALwBBQAAABQCAwJgARwAAAD7AiL/AAAAAAAAkAEAAAAAAAIAEFRpbWVzIE5ldyBSb21hbgDc1BgAgJNmdYABanUrMWb3BAAAAC0BAQAEAAAA8AEAAAoAAAAyCgAAAAACAAAAUkKVALwBBQAAABQCoAFMABwAAAD7AoD+AAAAAAAAkAEBAAAAAAIAEFRpbWVzIE5ldyBSb21hbgDc1BgAgJNmdYABanUrMWb3BAAAAC0BAAAEAAAA8AEBAAkAAAAyCgAAAAABAAAATkIAA6QAAAAmBg8APgFBcHBzTUZDQwEAFwEAABcBAABEZXNpZ24gU2NpZW5jZSwgSW5jLgAFAQAGCURTTVQ2AAETV2luQWxsQmFzaWNDb2RlUGFnZXMAEQVUaW1lcyBOZXcgUm9tYW4AEQNTeW1ib2wAEQVDb3VyaWVyIE5ldwARBE1UIEV4dHJhABNXaW5BbGxDb2RlUGFnZXMAEQbLzszlABIACCEvRY9EL0FQ9BAPR19BUPIfHkFQ9BUPQQD0RfQl9I9CX0EA9BAPQ19BAPSPRfQqX0j0j0EA9BAPQPSPQX9I9BAPQSpfRF9F9F9F9F9BDwwBAAEAAQICAgIAAgABAQEAAwABAAQABQAKAQACAINOAAMAHQAACwEAAgCBUgACAIFCAAABAAIAgUQAAgCBTAACAIEsAAIAgUIAAgCBVwACAIFQAAAAAAAKAAAAJgYPAAoA/////wEAAAAAABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQD3KzFm9wAACgAuAIoBAAAAAAEAAAAM3xgABAAAAC0BAQAEAAAA8AEAAAMAAAAAAA==) is the size of initial DL bandwidth part if CORESET 0 is not configured for the cell

- Time domain resource assignment – 4 bits as defined in Clause 5.1.2.1 of [6, TS38.214]

- VRB-to-PRB mapping – 1 bit according to Table 7.3.1.2.2-5

- Modulation and coding scheme – 5 bits as defined in Clause 5.1.3 of [6, TS38.214], using Table 5.1.3.1-1

- TB scaling – 2 bits as defined in Clause 5.1.3.2 of [6, TS38.214]

- LSBs of SFN – 2 bits for the DCI format 1\_0 with CRC scrambled by MsgB-RNTI as defined in Clause 8.2A of [5, TS 38.213] if *msgB-responseWindow* is configured to be larger than 10 ms; or 2 bits for the DCI format 1\_0 with CRC scrambled by RA-RNTI as defined in Clause 8.2 of [5, TS 38.213] for operation in a cell with shared spectrum channel access if *ra-ResponseWindow or* *ra-ResponseWindow-v1610* is configured to be larger than 10 ms; 0 bit otherwise

- Reserved bits – (16 – *A*) bits for operation in a cell without shared spectrum access, (18 – *A*) for operation in a cell with shared spectrum access, where the value of *A* is the number of bits for the field of ‘LSBs of SFN’ as defined above

<Unchanged parts are ommited>

7.3.1.2.2 Format 1\_1

<Unchanged parts are ommited>

- Downlink assignment index – number of bits as defined in the following

- 6 bits if more than one serving cell are configured in the DL and the higher layer parameter *nfi-TotalDAI-Included=true*. The 4 MSB bits are the counter DAI and the total DAI for the scheduled PDSCH group, and the 2 LSB bits are the total DAI for the non-scheduled PDSCH group.

- 4 bits if only one serving cell are configured in the DL and the higher layer parameter *nfi-TotalDAI-Included =true.* The 2 MSB bits are the counter DAI for the scheduled PDSCH group, and the 2 LSB bits are the total DAI for the non-scheduled PDSCH group;

- 4 bits if more than one serving cell are configured in the DL, the higher layer parameter *pdsch-HARQ-ACK-Codebook=dynamic* or *pdsch-HARQ-ACK-Codebook-r16= enhancedDynamic*, and *nfi-TotalDAI-Included* is not configured, where the 2 MSB bits are the counter DAI and the 2 LSB bits are the total DAI;

- 4 bits if one serving cell is configured in the DL, and the higher layer parameter *pdsch-HARQ-ACK-Codebook=dynamic*, and the UE is not provided *coresetPoolIndex* or is provided *coresetPoolIndex* with value 0 for one or more first CORESETs and is provided *coresetPoolIndex* with value 1 for one or more second CORESETs, and is provided *ackNackFeedbackMode = joint*, where the 2 MSB bits are the counter DAI and the 2 LSB bits are the total DAI;

- 2 bits if only one serving cell is configured in the DL, the higher layer parameter *pdsch-HARQ-ACK-Codebook=dynamic* or *pdsch-HARQ-ACK-Codebook-r16=enhancedDynamic*, and *nfi-TotalDAI-Included* is not configured, when the UE is not configured with *coresetPoolIndex* or the value of *coresetPoolIndex* is the same for all CORESETs if *coresetPoolIndex* is provided or the UE is not configured with *ackNackFeedbackMode = joint*, where the 2 bits are the counter DAI;

- 0 bits otherwise.

If higher layer parameter *priorityIndicatorDCI-1-1* is configured, if the bit width of the Downlink assignment index in DCI format 1\_1 for one HARQ-ACK codebook is not equal to that of the Downlink assignment index in DCI format 1\_1 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller Downlink assignment index until the bit width of the Downlink assignment index in DCI format 1\_1 for the two HARQ-ACK codebooks are the same.

- TPC command for scheduled PUCCH – 2 bits as defined in Clause 7.2.1 of [5, TS 38.213]

- PUCCH resource indicator – 3 bits as defined in Clause 9.2.3 of [5, TS 38.213]

- PDSCH-to-HARQ\_feedback timing indicator – 0, 1, 2, or 3 bits as defined in Clause 9.2.3 of [5, TS 38.213]. The bitwidth for this field is determined as ![](data:image/x-wmf;base64,183GmgAAAAAAAKAFQAIBCQAAAADwWQEACQAAA14BAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCQAKgBRIAAAAmBg8AGgD/////AAAQAAAAwP///6j///9gBQAA6AEAAAsAAAAmBg8ADABNYXRoVHlwZQAAUAAcAAAA+wJ2/r0AAAAAAJABAAAAAgQCABBTeW1ib2wAARDaoXQl8iDj/v///5kuCt0AAAoAAAAAAAQAAAAtAQAACAAAADIK2gFAAAEAAADpDhwAAAD7Anb+vQAAAAAAkAEAAAACBAIAEFN5bWJvbAABENqhdCXyIOP+////zS0KygAACgAAAAAABAAAAC0BAQAEAAAA8AEAAAgAAAAyCtoBfAQBAAAA+Q4cAAAA+wLA/gAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A/v///5kuCt4AAAoAAAAAAAQAAAAtAQAABAAAAPABAQAIAAAAMgqgAQgEAQAAACkPCAAAADIKoAH6AgEAAAAoDgkAAAAyCqABpQADAAAAbG9nGxwAAAD7AiD/AAAAAAAAkAEAAAAABAIAEFRpbWVzIE5ldyBSb21hbgD+////zS0KywAACgAAAAAABAAAAC0BAQAEAAAA8AEAAAgAAAAyCvABXAIBAAAAMg4cAAAA+wLA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4A/v///+U+ClQAAAoAAAAAAAQAAAAtAQAABAAAAPABAQAIAAAAMgqgAXcDAQAAAElvCgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAAAECAiJTeXN0ZW0AXkkAigAAAAoA3DRmXkkAigABAAAAOOovAQQAAAAtAQEABAAAAPABAAADAAAAAAA=)bits, where *I* is the number of entries in the higher layer parameter *dl-DataToUL-ACK.*

If higher layer parameter *priorityIndicatorDCI-1-1* is configured, if the bit width of the PDSCH-to-HARQ\_feedback timing indicator in DCI format 1\_1 for one HARQ-ACK codebook is not equal to that of the PDSCH-to-HARQ\_feedback timing indicator in DCI format 1\_1 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller PDSCH-to-HARQ\_feedback timing indicator until the bit width of the PDSCH-to-HARQ\_feedback timing indicator in DCI format 1\_1 for the two HARQ-ACK codebooks are the same.

- One-shot HARQ-ACK request – 0 or 1 bit.

- 1 bit if higher layer parameter *pdsch-HARQ-ACK-OneShotFeedback-r16* is configured;

- 0 bit otherwise.

- PDSCH group index – 0 or 1 bit.

- 1 bit if the higher layer parameter *pdsch-HARQ-ACK-Codebook-r16=* *enhancedDynamic*;

- 0 bit otherwise.

- New feedback indicator – 0, 1 or 2 bits.

- 1 bit if the higher layer parameter *pdsch-HARQ-ACK-Codebook-r16=* *enhancedDynamic* and the higher layer parameter *nfi-TotalDAI-Included* is not configured;

- 2 bits if the higher layer parameter *pdsch-HARQ-ACK-Codebook-r16=* *enhancedDynamic* and the higher layer parameter *nfi-TotalDAI-Included=true*; the MSB corresponds to the scheduled PDSCH group, and the LSB corresponds to the non-scheduled PDSCH group, as defined in [TS38.213] clause 9.1.3.3

- 0 bit otherwise.

- Number of requested PDSCH group(s) – 0 or 1 bit.

- 1 bit if the higher layer parameter *pdsch-HARQ-ACK-Codebook-r16=* *enhancedDynamic*;

- 0 bit otherwise.

- Antenna port(s) – 4, 5, or 6 bits as defined by Tables 7.3.1.2.2-1/2/3/4 and Tables 7.3.1.2.2-1A/2A/3A/4A, where the number of CDM groups without data of values 1, 2, and 3 refers to CDM groups {0}, {0,1}, and {0, 1,2} respectively. The antenna ports ![](data:image/x-wmf;base64,183GmgAAAAAAAOAFAAIBCQAAAADwWQEACQAAA5MBAAACABwAAAAAAAUAAAAJAgAAAAAFAAAAAgEBAAAABQAAAAEC////AAUAAAAuARgAAAAFAAAACwIAAAAABQAAAAwCAALgBRIAAAAmBg8AGgD/////AAAQAAAAwP///7X///+gBQAAtQEAAAsAAAAmBg8ADABNYXRoVHlwZQAAYAAcAAAA+wIF/r0AAAAAAJABAAAAAgQCABBTeW1ib2wAdmcYCmn4MDcAIOIYAICTDXaAARF2WiFmOQQAAAAtAQAACAAAADIKPAEuAAEAAAB7eRwAAAD7AgX+vQAAAAAAkAEAAAACBAIAEFN5bWJvbAB22BEKkxgxNwAg4hgAgJMNdoABEXZaIWY5BAAAAC0BAQAEAAAA8AEAAAgAAAAyCjwBPwUBAAAAfXkcAAAA+wIg/wAAAAAAAJABAAAAAAQCABBUaW1lcyBOZXcgUm9tYW4A8OIYAICTDXaAARF2WiFmOQQAAAAtAQAABAAAAPABAQAIAAAAMgqQAcQEAQAAADF5CgAAADIKkAHTAQUAAAAsLi4uLAAIAAAAMgqQAV8BAQAAADAuHAAAAPsCIP8AAAAAAACQAQAAAAIEAgAQU3ltYm9sAHbYEQqUGDE3APDiGACAkw12gAERdlohZjkEAAAALQEBAAQAAADwAQAACAAAADIKkAFVBAEAAAAtLhwAAAD7AiD/AAAAAAAAkAEBAAACBAIAEFN5bWJvbAB2ZxgKa/gwNwDw4hgAgJMNdoABEXZaIWY5BAAAAC0BAAAEAAAA8AEBAAgAAAAyCpABuAMBAAAAdS4cAAAA+wLA/gAAAAAAAJABAQAAAAQCABBUaW1lcyBOZXcgUm9tYW4A8OIYAICTDXaAARF2WiFmOQQAAAAtAQEABAAAAPABAAAIAAAAMgpAAScDAQAAAHAuCAAAADIKQAG5AAEAAABwLgoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAAABAgIiU3lzdGVtADlaIWY5AAAKADgAigEAAAAAAAAAAAjlGAAEAAAALQEAAAQAAADwAQEAAwAAAAAA) shall be determined according to the ordering of DMRS port(s) given by Tables 7.3.1.2.2-1/2/3/4 or Tables 7.3.1.2.2-1A/2A/3A/4A. When a UE receives an activation command that maps at least one codepoint of DCI field '*Transmission Configuration Indication*' to two TCI states, the UE shall use Table 7.3.1.2.2-1A/2A/3A/4A; otherwise, it shall use Tables 7.3.1.2.2-1/2/3/4. The UE can receive an entry with DMRS ports equals to 1000, 1002, 1003 when two TCI states are indicated in a codepoint of DCI field '*Transmission Configuration Indication*' [and subject to UE capability].

If a UE is configured with both *dmrs-DownlinkForPDSCH-MappingTypeA* and *dmrs-DownlinkForPDSCH-MappingTypeB*, the bitwidth of this field equals ![](data:image/x-wmf;base64,183GmgAAAAAAAAAIgAIBCQAAAACQVAEACQAAAyMCAAACALIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAKAAgAICwAAACYGDwAMAE1hdGhUeXBlAABwABIAAAAmBg8AGgD/////AAAQAAAAwP///6P////ABwAAIwIAAAUAAAAJAgAAAAIFAAAAFAK8AewCHAAAAPsCCf7jAAAAAACQAQAAAAEAAgAQU3ltYm9sAHWrHgqFOHusAGjYGACAk2Z1gAFqdespZu0EAAAALQEAAAkAAAAyCgAAAAABAAAAe3kAAAUAAAAUArwBBwccAAAA+wIJ/uMAAAAAAJABAAAAAQACABBTeW1ib2wAdSwUCpJ4e6wAaNgYAICTZnWAAWp16ylm7QQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAH15AAAFAAAAFAKgAToAHAAAAPsCgP4AAAAAAACQAQAAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdespZu0EAAAALQEAAAQAAADwAQEADQAAADIKAAAAAAQAAABtYXgsJgGoAA0DAAMFAAAAFAIDAmwEHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdespZu0EAAAALQEBAAQAAADwAQAACgAAADIKAAAAAAIAAABBQvgBvAEFAAAAFAKgAbUDHAAAAPsCgP4AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdespZu0EAAAALQEAAAQAAADwAQEACgAAADIKAAAAAAIAAAB4eAICAAOyAAAAJgYPAFkBQXBwc01GQ0MBADIBAAAyAQAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgKCbQACAIJhAAIAgngAAwACAwABAAIAg3gAAwAbAAALAQACAINBAAABAQAKAgCCLAACAIN4AAMAGwAACwEAAgCDQgAAAQEAAAoCAJZ7AAIAln0AAAAAAAoAAAAmBg8ACgD/////AQAAAAAAHAAAAPsCEAAHAAAAAAC8AgAAAIYBAgIiU3lzdGVtAO3rKWbtAAAKAC4AigEAAAAAAQAAAAzfGAAEAAAALQEBAAQAAADwAQAAAwAAAAAA), where ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAQMBHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdRJQZnQEAAAALQEAAAkAAAAyCgAAAAABAAAAQXm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp1ElBmdAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0EAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AdBJQZnQAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) is the "Antenna ports" bitwidth derived according to *dmrs-DownlinkForPDSCH-MappingTypeA* and ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAfkAHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqde5PZkwEAAAALQEAAAkAAAAyCgAAAAABAAAAQnm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp17k9mTAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0IAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0ATO5PZkwAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) is the "Antenna ports" bitwidthderived according to *dmrs-DownlinkForPDSCH-MappingTypeB*. A number of ![](data:image/x-wmf;base64,183GmgAAAAAAAEAFgAIBCQAAAADQWQEACQAAA+ABAAAEAKsAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAKAAkAFCwAAACYGDwAMAE1hdGhUeXBlAABwABIAAAAmBg8AGgD/////AAAQAAAAwP///6T///8ABQAAJAIAAAgAAAD6AgAAEwAAAAAAAAIEAAAALQEAAAUAAAAUAlwASQAFAAAAEwIkAkkABQAAABQCXADVBAUAAAATAiQC1QQFAAAACQIAAAACBQAAABQCAwJBARwAAAD7AiL/AAAAAAAAkAEBAAAAAAIAEFRpbWVzIE5ldyBSb21hbgDc1BgAgJNmdYABanULMGbpBAAAAC0BAQAKAAAAMgoAAAAAAgAAAEFCvgK8AQUAAAAUAqABigAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp1CzBm6QQAAAAtAQIABAAAAPABAQAKAAAAMgoAAAAAAgAAAHh4yAIAAwUAAAAUAqABLAIcAAAA+wKA/gAAAAAAAJABAAAAAQACABBTeW1ib2wAdTpQCqmghIEA3NQYAICTZnWAAWp1CzBm6QQAAAAtAQEABAAAAPABAgAJAAAAMgoAAAAAAQAAAC14AAOrAAAAJgYPAEsBQXBwc01GQ0MBACQBAAAkAQAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAwAEAwABAAIAg3gAAwAbAAALAQACAINBAAABAQAKAgSGEiItAgCDeAADABsAAAsBAAIAg0IAAAEBAAAKAgCWB+wCAJYI7AAAAAAKAAAAJgYPAAoA/////wEAAAAAAAgAAAD6AgAAAAAAAAAAAAAEAAAALQECABwAAAD7AhAABwAAAAAAvAIAAACGAQICIlN5c3RlbQAACzBm6QAACgAuAIoBAAAAAP////8M3xgABAAAAC0BAwAEAAAA8AEBAAMAAAAAAA==) zeros are padded in the MSB of this field, if the mapping type of the PDSCH corresponds to the smaller value of ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAQMBHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqdRJQZnQEAAAALQEAAAkAAAAyCgAAAAABAAAAQXm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp1ElBmdAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0EAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0AdBJQZnQAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=) and ![](data:image/x-wmf;base64,183GmgAAAAAAAMABQAICCQAAAACTXQEACQAAA2cBAAACAJIAAAAAAAUAAAACAQEAAAAFAAAAAQL///8ABQAAAC4BGQAAAAUAAAALAgAAAAAFAAAADAJAAsABCwAAACYGDwAMAE1hdGhUeXBlAABgABIAAAAmBg8AGgD/////AAAQAAAAwP///6b///+AAQAA5gEAAAUAAAAJAgAAAAIFAAAAFALjAfkAHAAAAPsCIv8AAAAAAACQAQEAAAAAAgAQVGltZXMgTmV3IFJvbWFuANzUGACAk2Z1gAFqde5PZkwEAAAALQEAAAkAAAAyCgAAAAABAAAAQnm8AQUAAAAUAoABTAAcAAAA+wKA/gAAAAAAAJABAQAAAAACABBUaW1lcyBOZXcgUm9tYW4A3NQYAICTZnWAAWp17k9mTAQAAAAtAQEABAAAAPABAAAJAAAAMgoAAAAAAQAAAHh5AAOSAAAAJgYPABoBQXBwc01GQ0MBAPMAAADzAAAARGVzaWduIFNjaWVuY2UsIEluYy4ABQEABglEU01UNgABE1dpbkFsbEJhc2ljQ29kZVBhZ2VzABEFVGltZXMgTmV3IFJvbWFuABEDU3ltYm9sABEFQ291cmllciBOZXcAEQRNVCBFeHRyYQATV2luQWxsQ29kZVBhZ2VzABEGy87M5QASAAghL0WPRC9BUPQQD0dfQVDyHx5BUPQVD0EA9EX0JfSPQl9BAPQQD0NfQQD0j0X0Kl9I9I9BAPQQD0D0j0F/SPQQD0EqX0RfRfRfRfRfQQ8MAQABAAECAgICAAIAAQEBAAMAAQAEAAUACgEAAgCDeAADABsAAAsBAAIAg0IAAAEBAAAACgAAACYGDwAKAP////8BAAAAAAAcAAAA+wIQAAcAAAAAALwCAAAAhgECAiJTeXN0ZW0ATO5PZkwAAAoALgCKAQAAAAAAAAAADN8YAAQAAAAtAQAABAAAAPABAQADAAAAAAA=).

- Transmission configuration indication – 0 bit if higher layer parameter *tci-PresentInDCI* is not enabled; otherwise 3 bits as defined in Clause 5.1.5 of [6, TS38.214].

If "Bandwidth part indicator" field indicates a bandwidth part other than the active bandwidth part,

- if the higher layer parameter *tci-PresentInDCI* is not enabled for the CORESET used for the PDCCH carrying the DCI format 1\_1,

- the UE assumes *tci-PresentInDCI* is not enabled for all CORESETs in the indicated bandwidth part;

- otherwise,

- the UE assumes *tci-PresentInDCI* is enabled for all CORESETs in the indicated bandwidth part.

- SRS request – 2 bits as defined by Table 7.3.1.1.2-24 for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell; 3 bits for UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell where the first bit is the non-SUL/SUL indicator as defined in Table 7.3.1.1.1-1 and the second and third bits are defined by Table 7.3.1.1.2-24. This bit field may also indicate the associated CSI-RS according to Clause 6.1.1.2 of [6, TS 38.214].

- CBG transmission information (CBGTI) – 0 bit if higher layer parameter *codeBlockGroupTransmission* for PDSCH is not configured, otherwise, 2, 4, 6, or 8 bits as defined in Clause 5.1.7 of [6, TS38.214], determined by the higher layer parameters *maxCodeBlockGroupsPerTransportBlock* and *maxNrofCodeWordsScheduledByDCI* for the PDSCH.

If higher layer parameter *priorityIndicatorDCI-1-1* is configured, if the bit width of the CBG transmission information in DCI format 1\_1 for one HARQ-ACK codebook is not equal to that of the CBG transmission information in DCI format 1\_1 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller CBG transmission information until the bit width of the CBG transmission information in DCI format 1\_1 for the two HARQ-ACK codebooks are the same.

- CBG flushing out information (CBGFI) – 1 bit if higher layer parameter *codeBlockGroupFlushIndicator* is configured as "TRUE", 0 bit otherwise.

If higher layer parameter *priorityIndicatorDCI-1-1* is configured, if the bit width of the CBG flushing out information in DCI format 1\_1 for one HARQ-ACK codebook is not equal to that of the CBG flushing out information in DCI format 1\_1 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller CBG flushing out information until the bit width of the CBG flushing out information in DCI format 1\_1 for the two HARQ-ACK codebooks are the same.

- DMRS sequence initialization – 1 bit.

- Priority indicator – 0 bit if higher layer parameter *priorityIndicatorDCI-1-1* is not configured; otherwise 1 bit as defined in Clause 9 in [5, TS 38.213].

- ChannelAccess-CPext – 0, 1, 2, 3 or 4 bits. The bitwidth for this field is determined as bits, where *I* is the number of entries in the higher layer parameter *ul-AccessConfigListDCI-1-1* for operation in a cell with shared spectrum channel access; otherwise 0 bit. One or more entries from Table 7.3.1.2.2-6 are configured by the higher layer parameter *ul-AccessConfigListDCI-1-1.*

- Minimum applicable scheduling offset indicator – 0 or 1 bit

- 0 bit if higher layer parameter *minimumSchedulingOffsetK2* is not configured;

- 1 bit if higher layer parameter *minimumSchedulingOffsetK2* is configured. The 1 bit indication is used to determine the minimum applicable K2 for the active UL BWP and the minimum applicable K0 value for the active DL BWP, if configured respectively, according to Table 7.3.1.1.2-33. If the minimum applicable K0 is indicated, the minimum applicable value of the aperiodic CSI-RS triggering offset for an active DL BWP shall be the same as the minimum applicable K0 value.

- SCell dormancy indication – 0 bit if higher layer parameter *dormancyGroupWithinActiveTime* is not configured; otherwise 1, 2, 3, 4 or 5 bits bitmap determined according to higher layer parameter *dormancyGroupWithinActiveTime,* where each bit corresponds to one of the SCell group(s) configured by higher layers parameter *dormancyGroupWithinActiveTime,* with MSB to LSB of the bitmap corresponding to the first to last configured SCell group. The field is only present when this format is carried by PDCCH on the primary cell within DRX Active Time and the UE is configured with at least two DL BWPs for an SCell.

<Unchanged parts are ommited>

**Table 7.3.1.2.2-6: Allowed entries for DCI format 1\_1, configured by higher layer parameter *ul-AccessConfigListDCI-1-1***

|  |  |  |
| --- | --- | --- |
| **Entry index** | **Channel Access Type** | **The CP extension Text index defined in Clause 5.3.1 of [4, TS 38.211]** |
| 0 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 |
| 1 | Type2C-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 |
| 2 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 0 |
| 3 | Type2B-ULChannelAccess  defined in [clause 4.2.1.2.3 in 37.213] | 2 |
| 4 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 0 |
| 5 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 1 |
| 6 | Type2A-ULChannelAccess defined in [clause 4.2.1.2.1 in 37.213] | 3 |
| 7 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 0 |
| 8 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 1 |
| 9 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 2 |
| 10 | Type1-ULChannelAccess defined in [clause 4.2.1.1 in 37.213] | 3 |

<Unchanged parts are ommited>

7.3.1.2.3 Format 1\_2

DCI format 1\_2 is used for the scheduling of PDSCH in one cell.

The following information is transmitted by means of the DCI format 1\_2 with CRC scrambled by C-RNTI or CS-RNTI or MCS-C-RNTI:

- Identifier for DCI formats – 1 bits

- The value of this bit field is always set to 1, indicating a DL DCI format.

- Carrier indicator – 0, 1, 2 or 3 bits determined by higher layer parameter *carrierIndicatorSizeDCI-1-2*, as defined in Clause 10.1 of [5, TS38.213].

- Bandwidth part indicator – 0, 1 or 2 bits as determined by the number of DL BWPs configured by higher layers, excluding the initial DL bandwidth part. The bitwidth for this field is determined as bits, where

- if , in which case the bandwidth part indicator is equivalent to the ascending order of the higher layer parameter *BWP-Id*;

- otherwise , in which case the bandwidth part indicator is defined in Table 7.3.1.1.2-1;

If a UE does not support active BWP change via DCI, the UE ignores this bit field.

- Frequency domain resource assignment – number of bits determined by the following:

- bits if only resource allocation type 0 is configured, where is defined in Clause 5.1.2.2.1 of [6, TS 38.214];

- bits if only resource allocation type 1 is configured, or bits if both resource allocation type 0 and 1 are configured, where , is the size of the active DL bandwidth part, is defined as in clause 4.4.4.4 of [4, TS 38.211] and is determined by higher layer parameter *resourceAllocationType1GranularityDCI-1-2*. If the higher layer parameter *resourceAllocationType1GranularityDCI-1-2* is not configured, is equal to 1.

- If both resource allocation type 0 and 1 are configured, the MSB bit is used to indicate resource allocation type 0 or resource allocation type 1, where the bit value of 0 indicates resource allocation type 0 and the bit value of 1 indicates resource allocation type 1.

- For resource allocation type 0, the LSBs provide the resource allocation as defined in Clause 5.1.2.2.1 of [6, TS 38.214].

- For resource allocation type 1, the LSBs provide the resource allocation as defined in Clause 5.1.2.2.2 of [6, TS 38.214]

If "Bandwidth part indicator" field indicates a bandwidth part other than the active bandwidth part and if both resource allocation type 0 and 1 are configured for the indicated bandwidth part, the UE assumes resource allocation type 0 for the indicated bandwidth part if the bitwidth of the "Frequency domain resource assignment" field of the active bandwidth part is smaller than the bitwidth of the "Frequency domain resource assignment" field of the indicated bandwidth part.

- Time domain resource assignment – 0, 1, 2, 3, or 4 bits as defined in Clause 5.1.2.1 of [6, TS 38.214]. The bitwidth for this field is determined as bits, where *I* is the number of entries in the higher layer parameter *pdsch-TimeDomainAllocationListDCI-1-2* if the higher layer parameter is configured, or *I* is the number of entries in the higher layer parameter *pdsch-TimeDomainAllocationList* if the higher layer parameter *pdsch-TimeDomainAllocationList* is configured when the higher layer parameter *pdsch-TimeDomainAllocationListDCI-1-2* is not configured; otherwise *I* is the number of entries in the default table.

- VRB-to-PRB mapping – 0 or 1 bit:

- 0 bit if the higher layer parameter *vrb-ToPRB-InterleaverDCI-1-2* is not configured;

- 1 bit according to Table 7.3.1.2.2-5 otherwise, only applicable to resource allocation type 1, as defined in Clause 7.3.1.6 of [4, TS 38.211].

- PRB bundling size indicator – 0 bit if the higher layer parameter *prb-BundlingTypeDCI-1-2* is not configured or is set to 'static', or 1 bit if the higher layer parameter *prb-BundlingTypeDCI-1-2* is set to 'dynamic' according to Clause 5.1.2.3 of [6, TS 38.214].

- Rate matching indicator – 0, 1, or 2 bits according to higher layer parameters *rateMatchPatternGroup1DCI-1-2* and *rateMatchPatternGroup2ForDCI-Format1-2*, where the MSB is used to indicate *rateMatchPatternGroup1DCI-1-2* and the LSB is used to indicate *rateMatchPatternGroup2DCI-1-2* when there are two groups.

- ZP CSI-RS trigger – 0, 1, or 2 bits as defined in Clause 5.1.4.2 of [6, TS 38.214]. The bitwidth for this field is determined as bits, where is the number of aperiodic ZP CSI-RS resource sets configured by higher layer parameter *aperiodicZP-CSI-RS-ResourceSetsToAddModListDCI-1-2*.

- Modulation and coding scheme – 5 bits as defined in Clause 5.1.3.1 of [6, TS 38.214]

- New data indicator – 1 bit

- Redundancy version – 0, 1 or 2 bits determined by higher layer parameter *numberOfBitsForRV-DCI-1-2*

- If 0 bit is configured, *rvid* to be applied is 0;

- 1 bit according to Table 7.3.1.2.3-1;

- 2 bits according to Table 7.3.1.1.1-2.

- HARQ process number – 0, 1, 2, 3 or 4 bits determined by higher layer parameter *harq-ProcessNumberSizeDCI-1-2*

- Downlink assignment index – 0, 1, 2 or 4 bits

- 0 bit if the higher layer parameter *downlinkAssignmentIndexDCI-1-2* is not configured;

- 1, 2 or 4 bits determined by higher layer parameter *downlinkAssignmentIndexDCI-1-2* otherwise,

- 4 bits if more than one serving cell are configured in the DL and the higher layer parameter *pdsch-HARQ-ACK-Codebook=dynamic*, where the 2 MSB bits are the counter DAI and the 2 LSB bits are the total DAI

- 4 bits if one serving cell are configured in the DL and the higher layer parameter *pdsch-HARQ-ACK-Codebook=dynamic*, and the UE is not provided *coresetPoolIndex* or is provided *coresetPoolIndex* with value 0 for one or more first CORESETs and is provided *coresetPoolIndex* with value 1 for one or more second CORESETs, and is provided *ackNackFeedbackMode = joint*, where the 2 MSB bits are the counter DAI and the 2 LSB bits are the total DAI.

- 1 or 2 bits if only one serving cell is configured in the DL and the higher layer parameter *pdsch-HARQ-ACK-Codebook=dynamic*, when the UE is not configured with *coresetPoolIndex* or the value of *coresetPoolIndex* is the same for all CORESETs if *coresetPoolIndex* is provided or the UE is not configured with *ackNackFeedbackMode = joint,* where the 1 bit or 2 bits are the counter DAI.

If higher layer parameter *priorityIndicatorDCI-1-2* is configured, if the bit width of the Downlink assignment index in DCI format 1\_2 for one HARQ-ACK codebook is not equal to that of the Downlink assignment index in DCI format 1\_2 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller Downlink assignment index until the bit width of the Downlink assignment index in DCI format 1\_2 for the two HARQ-ACK codebooks are the same.

- TPC command for scheduled PUCCH – 2 bits as defined in Clause 7.2.1 of [5, TS 38.213]

- PUCCH resource indicator – 0 or 1 or 2 or 3 bits determined by higher layer parameter *numberOfBitsForPUCCH-ResourceIndicatorDCI-1-2*

- PDSCH-to-HARQ\_feedback timing indicator – 0, 1, 2, or 3 bits as defined in Clause 9.2.3 of [5, TS 38.213]. The bitwidth for this field is determined as bits, where *I* is the number of entries in the higher layer parameter *DL-DataToUL-ACK-DCI-1-2.*

If higher layer parameter *priorityIndicatorDCI-1-2* is configured, if the bit width of the PDSCH-to-HARQ\_feedback timing indicator in DCI format 1\_2 for one HARQ-ACK codebook is not equal to that of the PDSCH-to-HARQ\_feedback timing indicator in DCI format 1\_2 for the other HARQ-ACK codebook, a number of most significant bits with value set to '0' are inserted to smaller PDSCH-to-HARQ\_feedback timing indicator until the bit width of the PDSCH-to-HARQ\_feedback timing indicator in DCI format 1\_2 for the two HARQ-ACK codebooks are the same.

- Antenna port(s) – 0, 4, 5, or 6 bits

- 0 bit if higher layer parameter *antennaPortsFieldPresenceDCI-1-2* is notconfigured;

- Otherwise 4, 5 or 6 bits as defined by Tables 7.3.1.2.2-1/2/3/4, where the number of CDM groups without data of values 1, 2, and 3 refers to CDM groups {0}, {0,1}, and {0, 1,2} respectively. The antenna ports shall be determined according to the ordering of DMRS port(s) given by Tables 7.3.1.2.2-1/2/3/4. If a UE is configured with both *dmrs-DownlinkForPDSCH-MappingTypeA-DCI-1-2* and *dmrs-DownlinkForPDSCH-MappingTypeB-DCI-1-2* andis configured with higher layer parameter *antennaPortsFieldPresenceDCI-1-2*, the bitwidth of this field equals, where is the "Antenna ports" bitwidth derived according to *dmrs-DownlinkForPDSCH-MappingTypeA-DCI-1-2* and is the "Antenna ports" bitwidthderived according to *dmrs-DownlinkForPDSCH-MappingTypeB-DCI-1-2*. A number of zeros are padded in the MSB of this field, if the mapping type of the PDSCH corresponds to the smaller value of and .

If a UE is not configured with higher layer parameter *antennaPortsFieldPresenceDCI-1-2*, antenna port(s) are defined assuming bit field index value 0 in Tables 7.3.1.2.2-1/2/3/4.

- Transmission configuration indication – 0 bit if higher layer parameter *tci-PresentDCI-1-2* is not enabled; otherwise 1 or 2 or 3 bits determined by higher layer parameter *tci-PresentDCI-1-2* as defined in Clause 5.1.5 of [6, TS38.214].

If "Bandwidth part indicator" field indicates a bandwidth part other than the active bandwidth part,

- if the higher layer parameter *tci-PresentDCI-1-2* is not enabled for the CORESET used for the PDCCH carrying the DCI format 1\_2,

- the UE assumes *tci-PresentDCI-1-2* is not enabled for all CORESETs in the indicated bandwidth part;

- otherwise,

- the UE assumes *tci-PresentDCI-1-2* is enabled for all CORESETs in the indicated bandwidth part.

- SRS request – 0, 1, 2 or 3 bits

- 0 bit if the higher layer parameter *srs-RequestDCI-1-2* is not configured;

- 1 bit as defined by Table 7.3.1.1.3-1 if the higher layer parameter *srs-RequestDCI-1-2 = 1* and for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell;

- 2 bits if the higher layer parameter *srs-RequestDCI-1-2 = 1* and for UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell, where the first bit is the non-SUL/SUL indicator as defined in Table 7.3.1.1.1-1 and the second bit is defined by Table 7.3.1.1.3-1;

- 2 bits as defined by Table 7.3.1.1.2-24 if the higher layer parameter *srs-RequestDCI-1-2 = 2* and for UEs not configured with *supplementaryUplink* in *ServingCellConfig* in the cell;

- 3 bits if the higher layer parameter *srs-RequestDCI-1-2 = 2* and for UEs configured with *supplementaryUplink* in *ServingCellConfig* in the cell, where the first bit is the non-SUL/SUL indicator as defined in Table 7.3.1.1.1-1 and the second and third bits are defined by Table 7.3.1.1.2-24;

- DMRS sequence initialization – 0 or 1 bit

- 0 bit if the higher layer parameter *dmrs-SequenceInitializationDCI-1-2* is not configured;

- 1 bit otherwise.

- Priority indicator – 0 bit if higher layer parameter *priorityIndicatorDCI-1-2* is not configured; otherwise 1 bit as defined in Clause 9 in [5, TS 38.213].

If DCI formats 1\_2 are monitored in multiple search spaces associated with multiple CORESETs in a BWP for scheduling the same serving cell, zeros shall be appended until the payload size of the DCI formats 1\_2 monitored in the multiple search spaces equal to the maximum payload size of the DCI format 1\_2 monitored in the multiple search spaces.

Table 7.3.1.2.3-1: Redundancy version

|  |  |
| --- | --- |
| Value of the Redundancy version field | Value of  to be applied |
| 0 | 0 |
| 1 | 3 |

<Unchanged parts are ommited>

7.3.1.3.1 Format 2\_0

DCI format 2\_0 is used for notifying the slot format, COT duration, available RB set, and search space set group switching.

The following information is transmitted by means of the DCI format 2\_0 with CRC scrambled by SFI-RNTI:

- If the higher layer parameter *slotFormatCombToAddModList* is configured,

- Slot format indicator 1, Slot format indicator 2, …, Slot format indicator *N*,

- If the higher layer parameter *availableRB-SetsToAddModList* is configured,

- Available RB set Indicator 1, Available RB set Indicator 2, …, Available RB set Indicator *N1*,

- If the higher layer parameter *co-DurationsPerCellToAddModList* is configured

- COT duration indicator 1, COT duration indicator 2, …, COT duration indicator *N2.*

- If the higher layer parameter *switchTriggerToAddModList* is configured

- Search space set group switching flag 1, Search space set group switching flag 2, …, Search space set group switching flag *M.*

The size of DCI format 2\_0 is configurable by higher layers up to 128 bits, according to Clause 11.1.1 of [5, TS 38.213].

<Unchanged parts are ommited>

7.3.1.4.2 Format 3\_1

DCI format 3\_1 is used for scheduling of LTE PSCCH and LTE PSSCH in one cell.

The following information is transmitted by means of the DCI format 3\_1 with CRC scrambled by SL Semi-Persistent Scheduling V-RNTI:

- Timing offset – 3 bits determined by higher layer parameter *sl-TimeOffsetEUTRA,* as defined in clause 16.6 of [5, TS 38.213]

<Unchanged parts are ommited>

8.3.1.1 SCI format 1-A

SCI format 1-A is used for the scheduling of PSSCH and 2nd-stage-SCI on PSSCH

The following information is transmitted by means of the SCI format 1-A:

- Priority – 3 bits as specified in clause 5.4.3.3 of [12, TS 23.287] and clause 5.22.1.3.1 of [8, TS 38.321].

- Frequency resource assignment – bits when the value of the higher layer parameter *sl-MaxNumPerReserve* is configured to 2; otherwise bits when the value of the higher layer parameter *sl-MaxNumPerReserve* is configured to 3, as defined in clause 8.1.5 of [6, TS 38.214].

- Time resource assignment – 5 bits when the value of the higher layer parameter *sl-MaxNumPerReserve* is configured to 2; otherwise 9 bits when the value of the higher layer parameter *sl-MaxNumPerReserve* is configured to 3, as defined in clause8.1.5 of [6, TS 38.214].

- Resource reservation period – bits as defined in clause 16.4 of [5, TS 38.213], where is the number of entries in the higher layer parameter *sl-ResourceReservePeriodList*, if higher layer parameter *sl-MultiReserveResource* is configured; 0 bit otherwise.

<Unchanged parts are ommited>